



# mITX-KBL-H-CM238

Doc. Rev. 1.4 Doc. ID: 1061-4195



This page has been intentionally left blank

## MITX-KBL-H-CM238 – USER GUIDE

## Disclaimer

Kontron would like to point out that the information contained in this user guide may be subject to alteration, particularly as a result of the constant upgrading of Kontron products. This document does not entail any guarantee on the part of Kontron with respect to technical processes described in the user guide or any product characteristics set out in the user guide. Kontron assumes no responsibility or liability for the use of the described product(s), conveys no license or title under any patent, copyright or mask work rights to these products and makes no representations or warranties that these products are free from patent, copyright or mask work right infringement unless otherwise specified. Applications that are described in this user guide are for illustration purposes only. Kontron makes no representation or warranty that such application will be suitable for the specified use without further testing or modification. Kontron expressly informs the user that this user guide only contains a general description of processes and instructions which may not be applicable in every individual case. In cases of doubt, please contact Kontron.

This user guide is protected by copyright. All rights are reserved by Kontron. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means (electronic, mechanical, photocopying, recording, or otherwise), without the express written permission of Kontron. Kontron points out that the information contained in this user guide is constantly being updated in line with the technical alterations and improvements made by Kontron to the products and thus this user guide only reflects the technical status of the products by Kontron at the time of publishing.

Brand and product names are trademarks or registered trademarks of their respective owners.

©2020 by Kontron S&T AG

Kontron S&T AG

Lise-Meitner-Str. 3-5 86156 Augsburg Germany www.kontron.com

## Intended Use

THIS DEVICE AND ASSOCIATED SOFTWARE ARE NOT DESIGNED, MANUFACTURED OR INTENDED FOR USE OR RESALE FOR THE OPERATION OF NUCLEAR FACILITIES, THE NAVIGATION, CONTROL OR COMMUNICATION SYSTEMS FOR AIRCRAFT OR OTHER TRANSPORTATION, AIR TRAFFIC CONTROL, LIFE SUPPORT OR LIFE SUSTAINING APPLICATIONS, WEAPONS SYSTEMS, OR ANY OTHER APPLICATION IN A HAZARDOUS ENVIRONMENT, OR REQUIRING FAIL-SAFE PERFORMANCE, OR IN WHICH THE FAILURE OF PRODUCTS COULD LEAD DIRECTLY TO DEATH, PERSONAL INJURY, OR SEVERE PHYSICAL OR ENVIRONMENTAL DAMAGE (COLLECTIVELY, "HIGH RISK APPLICATIONS").

You understand and agree that your use of Kontron devices as a component in High Risk Applications is entirely at your risk. To minimize the risks associated with your products and applications, you should provide adequate design and operating safeguards. You are solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning your products. You are responsible to ensure that your systems (and any Kontron hardware or software components incorporated in your systems) meet all applicable requirements. Unless otherwise stated in the product documentation, the Kontron device is not provided with error-tolerance capabilities and cannot therefore be deemed as being engineered, manufactured or setup to be compliant for implementation or for resale as device in High Risk Applications. All application and safety related information in this document (including application descriptions, suggested safety measures, suggested Kontron products, and other materials) is provided for reference only.

### **A**CAUTION

Handling and operation of the product is permitted only for trained personnel within a work place that is access controlled. Please follow the "General Safety Instructions for IT Equipment" supplied with the system.

## **Revision History**

| Revision | Brief Description of Changes      | Date of Issue | Author |
|----------|-----------------------------------|---------------|--------|
| 1.0      | Initial version                   | 2017-Nov-16   | HJS    |
| 1.1      | chapter 7.5: caution note added   | 2018-Oct-02   | HJS    |
| 1.2      | layout update                     | 2019-Jul-23   | HJS    |
| 1.3      | Bifurcation update                | 2020-Jan-27   | HJS    |
| 1.4      | Added Limited Power Source notice | 2020-Jun-18   | CW     |

## **Terms and Conditions**

Kontron warrants products in accordance with defined regional warranty periods. For more information about warranty compliance and conformity, and the warranty period in your region, visit <u>http://www.kontron.com/terms-and-conditions</u>.

Kontron sells products worldwide and declares regional General Terms & Conditions of Sale, and Purchase Order Terms & Conditions. Visit <u>http://www.kontron.com/terms-and-conditions</u>.

For contact information, refer to the corporate offices contact information on the last page of this user guide or visit our website <u>CONTACT US</u>.

## **Customer Support**

Find Kontron contacts by visiting: http://www.kontron.com/support.

## **Customer Service**

As a trusted technology innovator and global solutions provider, Kontron extends its embedded market strengths into a services portfolio allowing companies to break the barriers of traditional product lifecycles. Proven product expertise coupled with collaborative and highly-experienced support enables Kontron to provide exceptional peace of mind to build and maintain successful products.

For more details on Kontron's service offerings such as: enhanced repair services, extended warranty, Kontron training academy, and more visit <u>http://www.kontron.com/support-and-services/services</u>.

## **Customer Comments**

If you have any difficulties using this user guide, discover an error, or just want to provide some feedback, contact <u>Kontron support</u>. Detail any errors you find. We will correct the errors or problems as soon as possible and post the revised user guide on our website.

## Symbols

The following signs and symbols may be used in this user guide:

|                  | DANGER indicates a hazardous situation which, if not avoided, will result in death or serious injury.                                                                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                                                                                                                                                                                                                                                                    |
|                  | WARNING indicates a hazardous situation which, if not avoided, could result in death or serious injury.                                                                                                                                                            |
|                  |                                                                                                                                                                                                                                                                    |
| <b>A</b> CAUTION | CAUTION indicates a hazardous situation which, if not avoided,<br>may result in minor or moderate injury.                                                                                                                                                          |
|                  |                                                                                                                                                                                                                                                                    |
| NOTICE           | NOTICE indicates a property damage message.                                                                                                                                                                                                                        |
|                  |                                                                                                                                                                                                                                                                    |
|                  | Electric Shock!                                                                                                                                                                                                                                                    |
| 14               | This symbol and title warn of hazards due to electrical shocks (> 60 V) when touching products or parts of them. Failure to observe the precautions indicated and/or prescribed by the law may endanger your life/health and/or result in damage to your material. |
|                  | Please refer also to the "High-Voltage Safety Instructions" portion below in this section.                                                                                                                                                                         |
|                  |                                                                                                                                                                                                                                                                    |
|                  | ESD Sensitive Device!                                                                                                                                                                                                                                              |
|                  | This symbol and title inform that the electronic boards and their components are sensitive<br>to static electricity. Care must be taken during all handling operations and inspections of<br>this product in order to ensure product integrity at all times.       |
|                  |                                                                                                                                                                                                                                                                    |
| $\wedge$         | HOT Surface!                                                                                                                                                                                                                                                       |
|                  | Do NOT touch! Allow to cool before servicing.                                                                                                                                                                                                                      |
|                  |                                                                                                                                                                                                                                                                    |
| ٨                |                                                                                                                                                                                                                                                                    |
|                  |                                                                                                                                                                                                                                                                    |
|                  | This symbol inform of the risk of exposure to laser beam from an electrical device. Eye protection per manufacturer notice shall review before servicing.                                                                                                          |
|                  |                                                                                                                                                                                                                                                                    |
|                  | This symbol indicates general information about the product and the user guide.                                                                                                                                                                                    |
| 1                | This symbol also indicates detail information about the specific product configuration.                                                                                                                                                                            |
|                  |                                                                                                                                                                                                                                                                    |
|                  | This symbol precedes helpful hints and tips for daily use.                                                                                                                                                                                                         |
|                  |                                                                                                                                                                                                                                                                    |

## For Your Safety

Your new Kontron product was developed and tested carefully to provide all features necessary to ensure its compliance with electrical safety requirements. It was also designed for a long fault-free life. However, the life expectancy of your product can be drastically reduced by improper treatment during unpacking and installation. Therefore, in the interest of your own safety and of the correct operation of your new Kontron product, you are requested to conform with the following guidelines.

## High Voltage Safety Instructions

Warning

As a precaution and in case of danger, the power connector must be easily accessible. The power connector is the product's main disconnect device.

### **A**CAUTION

All operations on this product must be carried out by sufficiently skilled personnel only.



### Electric Shock!

Before installing a non hot-swappable Kontron product into a system always ensure that your mains power is switched off. This also applies to the installation of piggybacks. Serious electrical shock hazards can exist during all installation, repair, and maintenance operations on this product. Therefore, always unplug the power cable and any other cables which provide external voltages before performing any work on this product.

Earth ground connection to vehicle's chassis or a central grounding point shall remain connected. The earth ground cable shall be the last cable to be disconnected or the first cable to be connected when performing installation or removal procedures on this product.

## Special Handling and Unpacking Instruction



ESD Sensitive Device!

Electronic boards and their components are sensitive to static electricity. Therefore, care must be taken during all handling operations and inspections of this product, in order to ensure product integrity at all times.

Do not handle this product out of its protective enclosure while it is not used for operational purposes unless it is otherwise protected.

Whenever possible, unpack or pack this product only at EOS/ESD safe work stations. Where a safe work station is not guaranteed, it is important for the user to be electrically discharged before touching the product with his/her hands or tools. This is most easily done by touching a metal part of your system housing.

It is particularly important to observe standard anti-static precautions when changing piggybacks, ROM devices, jumper settings etc. If the product contains batteries for RTC or memory backup, ensure that the product is not placed on conductive surfaces, including anti-static plastics or sponges. They can cause short circuits and damage the batteries or conductive circuits on the product.

## **Lithium Battery Precautions**

If your product is equipped with a lithium battery, take the following precautions when replacing the battery.

#### **ACAUTION** Danger of explosion if the battery is replaced incorrectly.

Replace only with same or equivalent battery type recommended by the manufacturer. Dispose of used batteries according to the manufacturer's instructions.

#### ATTENTION! Risque d'explosion avec l'échange inadéquat de la batterie.

- Remplacement seulement par le même ou un type équivalent recommandé par le producteur
- L'évacuation des batteries usagées conformément à des indications du fabricant

## **General Instructions on Usage**

In order to maintain Kontron's product warranty, this product must not be altered or modified in any way. Changes or modifications to the product, that are not explicitly approved by Kontron and described in this user guide or received from Kontron Support as a special handling instruction, will void your warranty.

This product should only be installed in or connected to systems that fulfill all necessary technical and specific environmental requirements. This also applies to the operational temperature range of the specific board version that must not be exceeded. If batteries are present, their temperature restrictions must be taken into account.

In performing all necessary installation and application operations, only follow the instructions supplied by the present user guide.

Keep all the original packaging material for future storage or warranty shipments. If it is necessary to store or ship the product then re-pack it in the same manner as it was delivered.

Special care is necessary when handling or unpacking the product. See Special Handling and Unpacking Instruction.

## Quality and Environmental Management

Kontron aims to deliver reliable high-end products designed and built for quality, and aims to complying with environmental laws, regulations, and other environmentally oriented requirements. For more information regarding Kontron's quality and environmental responsibilities, visit <u>http://www.kontron.com/about-kontron/corporate-responsibility/quality-management</u>.

## **Disposal and Recycling**

Kontron's products are manufactured to satisfy environmental protection requirements where possible. Many of the components used are capable of being recycled. Final disposal of this product after its service life must be accomplished in accordance with applicable country, state, or local laws or regulations.

## WEEE Compliance

The Waste Electrical and Electronic Equipment (WEEE) Directive aims to:

- Reduce waste arising from electrical and electronic equipment (EEE)
- Make producers of EEE responsible for the environmental impact of their products, especially when the product become waste
- Encourage separate collection and subsequent treatment, reuse, recovery, recycling and sound environmental disposal of EEE
- Improve the environmental performance of all those involved during the lifecycle of EEE



Environmental protection is a high priority with Kontron. Kontron follows the WEEE directive You are encouraged to return our products for proper disposal.

## Table of Contents

| Symbols                                                     |    |
|-------------------------------------------------------------|----|
| Table of Contents                                           | 10 |
| List of Tables                                              | 11 |
| List of Figures                                             | 13 |
| 1/ Introduction                                             | 14 |
| 2/ Installation Procedures                                  | 15 |
| 2.1. Chassis Compliance                                     |    |
| 2.2. Installing the Board                                   | 15 |
| 2.3. Lithium Battery Replacement                            | 16 |
| 3/ Product Variants                                         |    |
| 4/ System Specifications                                    | 18 |
| 4.1. System Block Diagram mITX-KBL-H                        | 18 |
| 4.2. Component Main Data                                    | 19 |
| 4.3. Environmental Conditions                               | 22 |
| 4.4. Standards and Certifications                           | 22 |
| 4.5. Supported Processor                                    | 23 |
| 4.5.1. Processor Cooling                                    | 23 |
| 4.6. System Memory                                          | 23 |
| 4.6.1. Memory Operating Frequencies                         | 24 |
| 4.7. On-Board Graphics Subsystem                            | 25 |
| 4.7.1. External Graphics                                    | 26 |
| 4.8. Power Supply                                           | 27 |
| 4.8.1. Detailed Static Power Consumption                    | 28 |
| 4.8.2. mITX-KBL-H Low Power Setup                           | 29 |
| 4.8.3. mITX-KBL-H Low Power Setup Results                   | 29 |
| 4.8.4. mITX-KBL-H High Power Setup                          |    |
| 4.8.5. mITX-KBL-H High Power Setup Results                  |    |
| 5/ Connector Locations                                      | 31 |
| 5.1. Top Side                                               | 31 |
| 5.2. Connector Panel Side                                   |    |
| 5.3. Rear Side                                              | 34 |
| 6/ Connector Definitions                                    |    |
| 7/ I/O-Area Connectors                                      |    |
| 7.1. DP Connectors DP1, DP2 (J14)                           |    |
| 7.1.1. mini DP Connector DP3 (J15)                          |    |
| 7.2. Ethernet Connectors (J5, J8 and J21)                   |    |
| 7.3. USB Connectors (IO Area)                               |    |
| 7.3.1. USB Port 1 and USB Port 2 (J21)                      |    |
| 7.3.2. USB Port 3 and USB Port 4 (J5)                       | 40 |
| 7.4. Audio Jack Connector (J6)                              | 42 |
| 7.5. Power Connector DC Jack (J32)                          | 43 |
| 8/ Internal Connectors                                      |    |
| 8.1. Power Connector 4-Pin ATX+12 V (J31)                   | 44 |
| 8.2. Fan Connectors (J33, J34)                              | 45 |
| 8.3. SATA (Serial ATA) Disk Interfaces (J10, J11, J12, J13) | 46 |
| 8.4. USB 3.0 Internal Connectors (J3, J27)                  | 47 |
| 8.5. Headphone/Speaker Connector (J29)                      | 48 |

| 8.6. SPDIF-OUT Connector (J30)                                    |     |
|-------------------------------------------------------------------|-----|
| 8.7. Front Panel Connector (FRONTPNL) (J27)                       | 49  |
| 8.8. Serial COM1 Port (J22)                                       | 51  |
| 8.9. Serial COM2 Port (J35)                                       |     |
| 8.10. LVDS Flat Panel Connector (J7)                              | 53  |
| 8.11. Feature Connector (J26)                                     | 55  |
| 8.12. SPI Connector (J9)                                          | 58  |
| 8.13. SPI Connector for External Fast GPIO Expander (J36)         |     |
| 8.14. Switches and Jumpers                                        |     |
| 8.14.1. Always On Jumper Setting (J39)                            |     |
| 8.14.2. Clear CMOS Jumper (J37)                                   | 60  |
| 8.14.3. Load BIOS Default Jumper (J38)                            | 61  |
| 8.15. Slot Connectors (PCIe, miniPCIe, SIM-Card and M.2)          |     |
| 8.15.1. PCI-Express x16 Connector (J4)                            | 62  |
| 8.15.2. miniPCIe, mSATA, USB2.0 (J17) and SIM-Card Support ( J20) |     |
| 8.15.3. M.2 (J18)                                                 |     |
| 8.16. SATA Power Connectors (J23 and J24)                         | 69  |
| 9/ On-Board Connectors & Mating Connector Types                   | 70  |
| 10/BIOS                                                           |     |
| 10.1. Starting the UEFI BIOS                                      |     |
| 10.2. Setup Menus                                                 | 72  |
| 10.2.1. Main Setup Menu                                           | 72  |
| 10.2.2. Advanced Setup Menu                                       |     |
| 10.2.3. Chipset Setup Menu                                        |     |
| 10.2.3.1. System Agent Configuration                              |     |
| 10.2.3.2. PCH-IO Configuration                                    |     |
| 10.2.4. Security Setup Menu                                       |     |
| 10.2.4.1. Remember the password                                   |     |
| 10.2.5. Boot Setup Menu                                           | 100 |
| 10.2.6. Save & Exit Setup Menu                                    | 100 |
| 11/ Technical Support                                             | 101 |
| 11.1. Warranty                                                    | 101 |
| 11.2. Returning Defective Merchandise                             |     |
| List of Acronyms                                                  | 103 |
|                                                                   |     |

## List of Tables

| Table 1: Product Numbers Variants                                                 | 17 |
|-----------------------------------------------------------------------------------|----|
| Table 2: Component Main Data                                                      | 19 |
| Table 3: Environmental Conditions                                                 |    |
| Table 4: Standards and Certifications                                             |    |
| Table 5: Memory Operating Frequencies                                             | 24 |
| Table 6: Memory Modules                                                           | 24 |
| Table 7: On-Board Graphics Subsystem                                              |    |
| Table 8: Display Resolutions                                                      |    |
| Table 9: Supply Voltage Requirements                                              |    |
| Table 10: Low Power – Windows 10 64-bit – Idle                                    |    |
| Table 11: Low Power – Windows 10 64-bit – 3Dmark (Sky Diver Demo)                 |    |
| Table 12: Low Power – Windows 10 64-bit – Intel® TAT (TDP Workload with Turbo ON) |    |
| Table 13: Low Power – Windows 10 64-bit – PassMark BurnInTest                     | 29 |
| Table 14: Low Power – Windows 10 64-bit – S3 (Sleep)                              |    |

| Table 15: Low Power – Windows 10 64-bit – S5 (Shutdown)                                   | 29 |
|-------------------------------------------------------------------------------------------|----|
| Table 16: High Power – Windows 10 64-bit – Idle                                           | 30 |
| Table 17: High Power – Windows 10 64-bit – 3Dmark (Cloud Gate)                            |    |
| Table 18: High Power – Windows 10 64-bit – Intel® TAT (TDP Workload with Turbo ON)        |    |
| Table 19: High Power – Windows 10 64-bit – PassMark BurnInTest                            |    |
| Table 20: High Power – Windows 10 64-bit – S3 (Sleep)                                     | 30 |
| Table 21: High Power – Windows 10 64-bit – S5 (Shutdown)                                  | 30 |
| Table 22: Connector Definitions                                                           |    |
| Table 23: Pin Assignment DP Connector DP1, DP2 (J14)                                      |    |
| Table 24: Pin Assignment mini DP Connector DP3 (J15)                                      |    |
| Table 25: Pin Assignment (RJ45) LAN Connectors (J5, J8, J21)                              |    |
| Table 26: Signal Description                                                              |    |
| Table 27: Pin Assignment USB Port 1 and USB Port 2 (J21)                                  |    |
| Table 28: Pin Assignment USB Port 3 and USB Port 4 (J5)                                   |    |
| Table 29: Signal Description                                                              |    |
| Table 30: Pin Assignment J6, Top (Line 1, Blue)                                           |    |
| Table 31: Pin Assignment J6, Center (Speaker, Green)                                      |    |
| Table 32: Pin Assignment J6, Bottom (Mic1, Pink)                                          |    |
| Table 33: Signal Description                                                              |    |
| Table 34: Pin Assignment DC Jack (J32)                                                    |    |
| Table 35: Signal Description                                                              |    |
| Table 36: Pin Assignment 4-Pin ATX 12 V Power Connector (J31)                             |    |
| Table 37: Signal Description                                                              |    |
| Table 38: Pin Assignment 4-Pin Fan Support Mode                                           |    |
| Table 39: Pin Assignment 3-Pin Fan Support Mode                                           |    |
| Table 40: Signal Description                                                              |    |
| Table 41: Pin Assignment SATA1 (J10), SATA2 (J12), SATA3 (J11) and SATA4 (J13) Connectors |    |
| Table 42: Signal Description                                                              | 46 |
| Table 43: Pin Assignment USB 3.0 Internal Connector (J3)                                  |    |
| Table 44: Signal Description                                                              |    |
| Table 45: Pin Assignment Speaker Connector (J29)                                          |    |
| Table 46: Signal Description                                                              |    |
| Table 47: Pin Assignment SPDIF-OUT Connector (J30)                                        |    |
| Table 48: Signal Description                                                              |    |
| Table 49: Pin Assignment Front Panel Connector (J27)                                      |    |
| Table 50: Signal Description                                                              |    |
| Table 51: Pin Assignment Serial COM1 Port (J22)                                           |    |
| Table 52: Signal Description                                                              |    |
| Table 53: Pin Assignment Serial COM 2 Port (J35)                                          |    |
| Table 54: Signal Description                                                              |    |
| Table 55: Pin Assignment LVDS Flat Panel Connector (J7)                                   |    |
| Table 56: Signal Description                                                              |    |
| Table 57: Pin Assignment Feature Connector (J26)                                          |    |
| Table 58: Signal Description                                                              |    |
| Table 59: Signal Description IT8528E Embedded Controller                                  |    |
| Table 60: Pin Assignment SPI Connector (J9)                                               |    |
| Table 61: Pin Assignment SPI connector for Fast GPIO Expander (J36)                       |    |
| Table 62: Signal Description                                                              |    |
| Table 63: Always On Jumper Description (J39)                                              |    |
| Table 64: Clear CMOS Jumper Description (J39)                                             |    |
| Table 65: Load BIOS Default Jumper Description (J38)                                      |    |
| Table 66: CPU Strap Pin                                                                   |    |
| Table 60: CPO Strap Piri<br>Table 67: Pin Assignment PCIe (x16) Slot Connector (J4)       |    |
| Table 68: Pin Assignment mPCle with mSATA,/USB2.0 and SIM Card                            |    |
| Table 68: Pin Assignment medie with msATA,/USB2.0 and SiM Card                            |    |
| Table 70: Pin Assignment M.2 (J18)                                                        |    |
|                                                                                           |    |

| 69 |
|----|
| 69 |
| 70 |
| 71 |
| 72 |
| 73 |
| 85 |
| 92 |
|    |
|    |
|    |
|    |

## List of Figures

| Figure 1: System Block Diagram mITX-KBL-H                                                     | 18 |
|-----------------------------------------------------------------------------------------------|----|
| Figure 2: CPU Cooler mITX-KBL-H, height above PCB = 44.7 mm                                   | 23 |
| Figure 3: Used Test System and Test Equipment                                                 |    |
| Figure 4: Top Side                                                                            |    |
| Figure 5: Connector Panel Side                                                                |    |
| Figure 6: Rear Side                                                                           |    |
| Figure 7: DP Connectors DP1 and DP2                                                           |    |
| Figure 8: Mini DP Connector DP3                                                               |    |
| Figure 9: Ethernet Connector with LED Flashing Communication                                  |    |
| Figure 10: USB 2.0 / USB 3.0 sockets                                                          |    |
| Figure 11: Audio Jack Connectors                                                              | 42 |
| Figure 12: Power Connector DC Jack                                                            |    |
| Figure 13: 4-Pin ATX +12 V Power Connector                                                    |    |
| Figure 14: Fan Connector                                                                      |    |
| Figure 15: SATA Connector                                                                     |    |
| Figure 16: Available Cable Kit: PN 821035 Cable SATA 500 mm                                   |    |
| Figure 17: Speaker Connector                                                                  |    |
| Figure 18: SPDIF-OUT Connector                                                                |    |
| Figure 19: Front Panel Connector                                                              | 49 |
| Figure 20: Available Cable Kit: PN 821042 Cable Front Panel Open-End, 300 mm                  |    |
| Figure 21: Serial COM 1                                                                       |    |
| Figure 22: Available Cable Kit (DB9 adapter cables, PN 821017 - 100 mm or PN 821016 - 200 mm) |    |
| Figure 23: LVDS Connector                                                                     | 53 |
| Figure 24: Feature Connector                                                                  |    |
| Figure 25: Available Cable Kit: PN 1052-5885 Cable, Feature 44pol 1 to1, 300 mm               | 57 |
| Figure 26: SPI Connector 12-Pin Connector                                                     |    |
| Figure 27: Always On Jumper                                                                   | 60 |
| Figure 28: Clear CMOS Jumper                                                                  |    |
| Figure 29: Load BIOS Default Jumper                                                           | 61 |
| Figure 30: Bifurcation Hardware Setup                                                         | 62 |
| Figure 31: SATA Power Connector                                                               | 69 |

## 1/ Introduction

This user guide describes the mITX-KBL-H motherboard made by Kontron AG. The processor family Kaby Lake, which is used within the board, is produced using a 14 nanometer manufacturing process technology. This board will also be denoted mITX-KBL-H within this user guide.

Use of this user guide implies a basic knowledge of PC-AT hard- and software. This user guide focuses on describing the mITX-KBL-H motherboard's special features and is not intended to be a standard PC-AT textbook.

New users are recommended to study the short installation procedure stated in the following chapter before switching on the power.

All configuration and setup of the CPU board is either carried out automatically or manually by the user via the BIOS setup menus.

The latest revision of this user guide, datasheet, BIOS, drivers, BSP's (Board Support Packages), mechanical drawings (2D and 3D) can be downloaded from Kontron's Web Page.

## 2/Installation Procedures

## 2.1. Chassis Compliance

Before installing the mITX-KBL-H in the chassis, users must evaluate the chassis to ensure compliance with the requirements of the IEC60950-1 safety standard:

- The motherboard must be installed in a suitable mechanical, electrical and fire enclosure.
- The system, in its enclosure, must be evaluated for temperature and airflow considerations.
- The motherboard must be powered by a CSA or UL approved power supply that limits the maximum input current to 10 A via an external barrel-type +12 V to +24 V DC Jack, or to 16 A via an internal square ATX +12 V 4-pin connector.
- For interfaces having a power pin such as external power or fan, ensure that the connectors and wires are suitably rated. All connections from and to the product shall use Safety Extra Low Voltage (SELV) circuits only.
- Wires must have suitable ratings to withstand the maximum available power.
- The enclosure of the peripheral device fulfils IEC60950-1's fire protection requirements.

## 2.2. Installing the Board

ESD Sensitive Device

### NOTICE

Electrostatic discharge (ESD) can damage equipment and impair electrical circuitry.



Wear ESD-protective clothing and shoes Wear an ESD-preventive wrist strap attached to a good earth ground Check the resistance value of the wrist strap periodically  $(1 \text{ M}\Omega \text{ to } 10 \text{ M}\Omega)$ Transport and store the board in its antistatic bag Handle the board at an approved ESD workstation Handle the board only by the edges

To get the board running follow these steps. If the board shipped from KONTRON already has components like RAM and CPU cooler mounted, then skip the relevant steps below.

## NOTICE

Only connect to a power supply delivering the specified input rating and complying with the requirements of Safety Extra Low Voltage (SELV) and Limited Power Source (L.P.S.) of IEC 60950-1 and the Energy sources (ES1) of IEC 62368-1

#### Turn off the PSU (Power Supply Unit) 1.

```
NOTICE
```

Turn off PSU (Power Supply Unit) completely (no mains power connected to the PSU) or leave the Power Connectors unconnected while configuring the board. Otherwise, components (RAM, LAN cards etc.) might get damaged. Make sure to use a +12 V to +24 V DC single supply only. Alternatively, use a standard ATX PSU with suitable cable kit and PS\_ON# active.

### 2. Insert the memory module(s)

Be careful to push the memory module in the slot(s) before locking the tabs. For a list of approved DDR4 SO-DIMMs, see Chapter 4.6 System Memory or contact your Distributor or FAE.

### 3. Cooler Installation

The mITX-KBL-H comes with a pre-installed cooler.

### 4. Connecting Interfaces

Insert all external cables for hard disk, keyboard etc. A monitor must be connected in order to change BIOS settings.

### 5. Connect and turn on PSU

Connect PSU to the board by the ATX+12 V- 4-pin connector or DC Jack.

### 6. Power Button

If the board does not start by itself when switching on the ATX/DC PSU AC mains, then follow these instructions to start the board. Install the "Always On" Jumper in the "Always On" position or toggle the PWRBTN\_IN# signal (available in the FRONTPNL connector), by momentary shorting pins P16 (PWRBTN#) and pin P18 (GND). A "normally open" switch is recommended.

#### 7. BIOS Setup

Enter the BIOS setup by pressing the <DEL> key during boot up.

Enter "Exit Menu" and Load setup Defaults.

See Chapter 10.2 Setup Menus, for details on the BIOS setup.



CMOS jumper drains the RTC well and resets the date/time, it does not affect BIOS Settings

#### 8. Mounting the board in chassis

When fixing the motherboard in a chassis, it is recommended to use screws with integrated washer and a diameter of  $\approx$ 7 mm. Do not use washers with teeth, as they can damage the PCB and cause short circuits.

### NOTICE

When mounting the board in a chassis, take into consideration that the board contains components on both sides of the PCB that can easily be damaged if the board is handled without reasonable care. A damaged component can result in malfunction or no function at all.

### NOTICE

Vibration may cause damage to boards

When setting up boards within a system, steps must be taken to reduce the level of vibration within the system. It is the user's responsibility to ensure that boards can function properly in their system.

### 2.3. Lithium Battery Replacement

If replacing the lithium battery, follow the replacement precautions stated below.

**ACAUTION** Danger of explosion if the lithium battery is incorrectly replaced. Replace only with the same or equivalent type recommended by the manufacturer Dispose of used batteries according to the manufacturer's instructions

#### ATTENTION! Risque d'explosion avec l'échange inadéquat de la batterie.

- Remplacement seulement par le même ou un type équivalent recommandé par le producteur
- L'évacuation des batteries usagées conformément à des indications du fabricant

## 3/ Product Variants

The mITX-KBL-H supports the Intel<sup>®</sup> Kaby Lake H processor family Intel<sup>®</sup> Xeon<sup>®</sup>, Core<sup>TM</sup> i7, Core<sup>TM</sup> i5 or Core<sup>TM</sup> i3 and is available as the following processor variants at the standard operating temperature (0°C to +60°C).

| Product Number  | Product Name                          | Description                                                                              |
|-----------------|---------------------------------------|------------------------------------------------------------------------------------------|
| 46011-0000-05-4 | mITX-KBL-H-CM238 Xeon E3-<br>1505M V6 | mITX-KBL-H Xeon E3-1505M-V6, 3GHz, 45W, GT2,<br>CM238 PCH, vPro, ECC; DP, with cooler    |
| 46011-0000-30-4 | mITX-KBL-H-CM238 Core i7-<br>7820EQ   | mITX-KBL-H Core i7-7820EQ, 3GHz, 45W, GT2,<br>CM238 PCH, vPro, non-ECC; DP, with cooler  |
| 46011-0000-29-4 | mITX-KBL-H-CM238 Core i5-<br>7440EQ   | mITX-KBL-H Core i5-7440EQ, 2.9GHz 45W, GT2,<br>CM238 PCH, vPro, non-ECC; DP, with cooler |
| 46011-0000-24-2 | mITX-KBL-H-CM238 Core i3-7100E        | mITX-KBL-H Core i3-7100E, 2.4GHz 35W GT1,<br>CM236 PCH, non-ECC/ECC; DP, with cooler     |

### Table 1: Product Numbers Variants

## 4/System Specifications

## 4.1. System Block Diagram mITX-KBL-H

Figure 1: System Block Diagram mITX-KBL-H



## 4.2. Component Main Data

The table below summarizes the main features of the mITX-KBL-H embedded motherboard components.

| Form Factor     | mITX-KBL-H – 170mm x 170 mm x 1.6 mm (PCB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | Height approx. 50 mm from top of heat sink (highest point) to bottom of PCB ( lowest point)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Processor       | 7 <sup>th</sup> Generation Intel <sup>®</sup> Kaby Lake-H processors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 | BGA 1440 (14 nm), CPU variants (TDP 35 W to 45 W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Memory          | System memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                 | DDR4 non-ECC/ECC SO-DIMM 2133/2400 (two sockets)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | Dual channel DDR4 memory interface<br>Support system memory up to 32 GB (2x 16 GB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SPI BIOS memory |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| /Firmware       | Support for multi-vendor SPI 128 MB (16 MB) SOIC-8 parts provided on-board for standard boot up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| / I IIII Walc   | SPI Header to external module, In-Circuit Programming and Emulation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 | Onboard 4 MB SPI flash for embedded controller firmware and board information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Chipset         | Mobile Intel ® GL82CM238 Chipset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | Intel ® VT-d (Virtualisation Technology for Directed I/O)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 | Intel ® TXT (Trusted Execution Technology)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                 | Intel <sup>®</sup> Smart Response Technology                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                 | ▶ Intel ® vPRO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | Intel ® ME Firmware Version 11.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | Intel ® HD Audio Technology                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | Intel ® Rapid Storage Technology                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | Intel ® Rapid Storage Technology Enterprise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | SATA (Serial ATA) Gen 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 | ► USB revision 2.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | USB revision 3.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | PCI Express revision 3.0 Intel® Ematt Decreases Technology HD wides playback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <u> </u>        | Intel® Smart Response Technology HD video playback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Security        | <ul> <li>WIBU CodeMeter ASIC 1504-03 Safenet sentinel HL Chip (Optional)</li> <li>Trusted Platform Module (TPM) 2.0 support</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Managament      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Management      | Intel ® Active Management Technology (Intel ® AMT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Audio           | High Definition Audio Realtek ALC886 HDA codec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 3x 3.5mm Jack connectors at Rear-IO (Line-Out / Line-In / Mic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | Front Panel connector for Line-Out / Mic-In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | Internal connectors for Headphone / Line-Out, SPDIF Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Graphics        | Onboard Graphics: The mITX-KBL-H board supports onboard graphics through up to three independent Digital Display Interface outputs simultaneously. First two standard outputs are connected directly to DisplayPort connectors. Third option output is connected to a Min DisplayPort connector. Fourth and last option output will be converted from Embedded DisplayPort (eDP) to LVDS. The LVDS conversion is done by NXP PTN3460BS DisplayPort to dual-channel 24-bit LVDS converter. Configuration for 1x18-, 1x24-, 2x18- and 2x24- bit/pixel can be selected by resistor option on board. The LVDS interface is provided on a standard 40-pin connector. |
|                 | External Graphics: The mITX-KBL-H board supports external graphics through one PCI Express Graphics x16 slot. The slot supports Bifurcation 1x x8, 2x x4 or 2x x8 or 1x x16 through hardware strapping option.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

#### Table 2: Component Main Data

| UART/Serial       |                                                                                                         |
|-------------------|---------------------------------------------------------------------------------------------------------|
| Interfaces        | The board supports two serial ports from the IT8528E Embedded controller, available through pin header: |
|                   | <ul> <li>Serial Port 1: RS232C: +12V, -12V</li> </ul>                                                   |
|                   | <ul> <li>Serial Port 2: RS422 (Half-duplex) / RS485 (Half/Full-duplex)</li> </ul>                       |
| External          | Four USB 3.0 (2 x Rear I/O and 2x optional from internal connector)                                     |
| Interfaces        | Four USB 2.0 (2x Rear I/O and 2x Front panel connector)                                                 |
|                   | 2x DisplayPort, one Mini DisplayPort                                                                    |
|                   | Four LAN ports                                                                                          |
|                   | One 12-24 V DC-IN                                                                                       |
|                   | Three Audio Jacks                                                                                       |
| LAN Support       | Up to four 10/100/1000 Mbit/s (RJ45) LAN (1x Intel GbE WGI219LM, 3x Intel GbE WGI211AT).                |
|                   | All connectors support activity and link LEDs.                                                          |
| Expansion         | Slot PCIex16 (Gen 2.0 & 3.0)                                                                            |
| Capabilities      | Support PEG Bifurcation 1x x16 (default) or 2x x8 or 1x x8 +2x x4 through HW strapping option           |
|                   | One mPCle/mSATA connector with USB 2.0 port with USB SIM interface                                      |
|                   | One M.2 connector supporting up to 4x PCIe lanes or a SATA interface                                    |
|                   | SMBus compatible with Access Bus and I2C Bus, (via Feature connector)                                   |
|                   | SPI bus routed to SPI connector                                                                         |
|                   | DDC/AUX Bus routed to DP connector (Auto detect to DDC when using passive DP                            |
|                   | to HDMI or DVI adapters)                                                                                |
|                   | 18x GPIOs (General Purpose I/Os) via Feature connector                                                  |
|                   | DAC, ADC, PWM and TIMER (Multiplexed) via Feature connector                                             |
|                   | WAKE UP/Interrupt Inputs (Multiplexed) via Feature connector                                            |
|                   | 3-Wire Bus for GPIO Expansion (up to 152 GPIOs) via Feature connector                                   |
|                   | FGPIO Multiplexed Functions                                                                             |
|                   | Timer output (8-bit) via Feature connector                                                              |
|                   | External Battery connection                                                                             |
| Hardware          | Smart Fan control system, support Thermal® and Speed® cruise for two on-board                           |
| Monitor           | Fan connectors: CPU Fan (on-board) and System Fan (on-board)                                            |
| Subsystem         | Thermal inputs:                                                                                         |
|                   | CPU Die temperature (precision +/- 3° C),                                                               |
|                   | System temperature (precision +/- 3° C)                                                                 |
|                   | Intrusion (Case Open) detect input via Feature connector                                                |
|                   | Sleep S5# Indication via Feature connector<br>System Power good Signal via Feature connector            |
| Dowor Supply Unit |                                                                                                         |
| Power Supply Unit | Operated by a single +12 V to +24 V DC Power Supply via either:                                         |
|                   | Rear Barrel-type DC Jack DC                                                                             |
|                   | ATX 4-pin connector                                                                                     |
|                   |                                                                                                         |
|                   |                                                                                                         |
|                   | i Operating at +12.6 V to +13.5 V range is not recommended.                                             |
| Battery           | Exchangeable 3.0 V Lithium battery for on-board Real Time Clock and CMOS RAM CR-2032                    |
|                   | Approximate 6.2 years retention                                                                         |
|                   | Current draw is less than 4.2 $\mu\text{A}$ when PSU is disconnected and 0 $\mu\text{A}$ in S0 – S5.    |
|                   |                                                                                                         |
|                   |                                                                                                         |

| BIOS             | AMI Aptio® V BIOS UEFI, support for                                          |  |
|------------------|------------------------------------------------------------------------------|--|
|                  |                                                                              |  |
|                  | Graphic DP or 24 bit Dual Channel LVDS                                       |  |
|                  | LVDS with I2C and PWM Backlight control and pre-defined resolutions          |  |
|                  | LVDS BIOS Panel Set Up and 3.3V / 5.0V Panel voltage selection               |  |
|                  | LAN Enable/Disable with PXE Selection                                        |  |
|                  | Board Information (Product Name, S/N, Part Number)                           |  |
|                  | Boot Logo support                                                            |  |
|                  | ACPI Thermal Management (Passive)                                            |  |
|                  | ACPI Wake Events (WoL S3 – S4, USB S3 – S4, PwrBtn S3 – S5)                  |  |
|                  | CPI Power Loss configuration (On, Off, Last State)                           |  |
|                  | AMT / ME features                                                            |  |
|                  | Hardware AutoStart Function                                                  |  |
|                  | Enable Fast Boot by default                                                  |  |
|                  | H/W Monitoring and FAN control based on CPU Temp (Active/Critical TripPoint) |  |
| Operating System | Windows 10 IOT Enterprise (64-bit)                                           |  |
| Support          | Linux (64-bit)                                                               |  |
|                  | Fedora-24 (64-bit)                                                           |  |
|                  | Yocto-V2.2 (64-bit)                                                          |  |

### Danger of explosion if the lithium battery is incorrectly replaced.

Replace only with the same or equivalent battery type recommended by the manufacturer Dispose of used batteries according to the battery manufacturer's instruction

**A**CAUTION

### ATTENTION! Risque d'explosion avec l'échange inadéquat de la batterie.

- Remplacement seulement par le même ou un type équivalent recommandé par le producteur
- L'évacuation des batteries usagées conformément à des indications du fabricant

## 4.3. Environmental Conditions

The mITX-KBL-H is compliant with the following environmental conditions. It is the customer's responsibility to provide sufficient airflow around each of the components to keep them within the allowed temperature range.

| Operating Temperature | 0°C to +60°C operating temperature, but board will be verified to: -25°C to +70°C with standard cooler running at maximum speed |  |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| Storage Temperature   | -40°C to +70°C lower limit of storage temperature<br>50 % to 95 % relative humidity (non-condensing at 25°C to 30°C)            |  |

#### Table 3: Environmental Conditions

### 4.4. Standards and Certifications

The mITX-KBL-H meets the following standards and certification tests.

**Table 4: Standards and Certifications** 

| Electromagnetic<br>Compatibility (EMC) | All Peripheral interfaces intended for connection to external equipment are ESD/EMI protected after the following standards:                         |  |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| and Interference<br>(EMI)              | Compliant to the requirements of: EN55032:2015 class B Electromagnetic compatible –<br>Emission standard for Information Technology Equipment (ITE). |  |
|                                        | EN 61000-6-3 (EMC) Generic emission standard for industrial environments                                                                             |  |
|                                        | EN 61000-6-1 (EMC) Generic standard – Immunity for industrial environment                                                                            |  |
|                                        | Includes following tests accordingly:                                                                                                                |  |
|                                        | IEC 61000 PT4-2, (EN 61000-4-2) Electrostatic discharge immunity ESD                                                                                 |  |
|                                        | IEC 61000 PT4-3, (EN 61000-4-3 Radiated Field                                                                                                        |  |
|                                        | IEC 61000 PT4-4, (EN 61000-4-4) Electrical fast transient/burst                                                                                      |  |
|                                        | IEC 61000 PT4-5, (EN 61000-4-5) Surge immunity test                                                                                                  |  |
|                                        | IEC 61000 PT4-6, (EN 61000-4-6) Immunity to conducted disturbances                                                                                   |  |
|                                        | IEC 61000 PT4-8, (EN 61000-4-8) Immunity to magnetic fields (LOW)                                                                                    |  |
|                                        | IEC 61000 PT4-11, (EN 61000-4-11) Testing and measuring techniques-voltage dips,                                                                     |  |
|                                        | short interruption, and voltage variations immunity tests                                                                                            |  |
| Safety                                 | EN 60950-1:2006 +A11:2009 +A1:2010 +A12:2011                                                                                                         |  |
|                                        | Safety for information technology equipment including electrical business equipment                                                                  |  |
| Shock (Bump)                           | IEC 60068-2-27                                                                                                                                       |  |
|                                        | Half-sine wave, Acceleration: 2g                                                                                                                     |  |
|                                        | Pulse duration: 11ms                                                                                                                                 |  |
|                                        | Number of shocks: 600 shocks (100 shocks for each face)                                                                                              |  |
| Vibration                              | IEC 60068-2-6                                                                                                                                        |  |
|                                        | Random vibration test operating (10 Hz- 500 Hz, 1.93 grms)                                                                                           |  |
| Theoretical MTBF                       | 603931/343094 hrs @ 40°С / 60 °С (for the mITX-KBL-H)                                                                                                |  |
|                                        |                                                                                                                                                      |  |
| Altitude Pressure                      | ltitude Pressure 2000 m at 80 kPa, optionally 3000 m                                                                                                 |  |
|                                        |                                                                                                                                                      |  |
| Restriction of                         | All boards in the mITX-KBL-H family are RoHS2 compliant                                                                                              |  |
| Hazardous                              |                                                                                                                                                      |  |
| Substances (RoHS)                      |                                                                                                                                                      |  |

### 4.5. Supported Processor

The mITX-KBL-H supports a factory mounted BGA CPU (BGA1440) Intel® Xeon®, Core™ i7, i5 or i3 processor. All board versions are based on embedded CPUs.

Xeon<sup>™</sup> E3-1505M v6 (1060-9470), 4C/8T, 3.00GHz (4.00 GHz Turbo), 45 W, HD Graphics P630, vPro, ECC/non-ECC Core<sup>™</sup> i7-7820EQ (1060-9469), 4C/8T, 3.00GHz (3.70 GHz Turbo), 45 W, HD Graphics 630, non-ECC Core<sup>™</sup> i5-7440EQ (1060-9468), 4C/4T, 2.90GHz (3.6 GHz Turbo), 45 W, HD Graphics 630, non-ECC Core<sup>™</sup> i3-7100E (1060-9467), 2C/4T, 2.9 GHz, 35 W, HD Graphics 630, non-ECC

## 4.5.1. Processor Cooling

Sufficient cooling must be applied to the processor in order to remove the effects of TDP (Thermal Design Power). The level of sufficient cooling also depends on the worst-case maximum ambient operating temperature and the actual worst-case load of processor.

mITX-KBL-H is delivered with pre-installed cooler.

### Figure 2: CPU Cooler mITX-KBL-H, height above PCB = 44.7 mm



### 4.6. System Memory

The mITX-KBL-H supports a dual channel DDR4 memory interface with one SO-DIMM socket per channel. The sockets support the following memory features:

2x DDR4 260-pin SO-DIMM 260 (ECC and non-ECC) ECC supported for Xeon and Celeron SKU only 2x SO-DIMM sockets, one per channel Maximum supported memory 32 GB Memory controller supports speeds of 2133/2400 MHz

The installed DDR4 SO-DIMM should support the Serial Presence Detect (SPD) data structure. This allows the BIOS to read and configure the memory controller for optimal performance. If non-SPD memory is used, the BIOS will attempt to configure the memory settings, but performance and reliability may be impacted, or the board may not be able to boot totally.

## 4.6.1. Memory Operating Frequencies

In all modes, the frequency of system memory is the lowest frequency of all the memory modules placed in the system. Each memory module's frequency can be determined through the SPD registers on the memory modules.

The table below lists the resulting operating memory frequencies based on the combination of DIMMs and processor.

| DIMM Type | Module Name | Memory Data<br>Transfers | Resulting Memory<br>Clock Frequency |
|-----------|-------------|--------------------------|-------------------------------------|
|           |             | (MT/s)                   | (MHz)                               |
| DDR4 2133 | PC4-2133    | 2133                     | 1066                                |
| DDR4 2400 | PC4-2400    | 2400                     | 1200                                |

#### Table 5: Memory Operating Frequencies

Kontron offers the following memory modules:

| Part Number     | DIMM Type                           | Part Number     | DIMM Type                           |
|-----------------|-------------------------------------|-----------------|-------------------------------------|
| 97018-1600-24-2 | DDR4-2400 SODIMM 16GB<br>ECC E2_COM | 97018-1600-21-2 | DDR4-2133 SODIMM 16GB<br>ECC E2_COM |
| 97018-8192-24-2 | DDR4-2400 SODIMM 8GB<br>ECC E2_COM  | 97018-8192-21-2 | DDR4-2133 SODIMM 8GB<br>ECC E2COM   |
| 97018-4096-24-2 | DDR4-2400 SODIMM 4GB<br>ECC E2_COM  | 97018-4096-21-2 | DDR4-2133 SODIMM 4GB<br>ECC E2_COM  |
| 97018-1600-24-0 | DDR4-2400 SODIMM 16GB<br>ECC_COM    | 97018-1600-21-0 | DDR4-2133 SODIMM 16GB<br>ECC_COM    |
| 97018-8192-24-0 | DDR4.2400SODIMM 8GB<br>ECC_COM      | 97018-8192-21-0 | DDR4.2133 SODIMM 8GB<br>ECC_COM     |
| 97018-4096-24-0 | DDR4-2400 SODIMM 4GB<br>ECC_COM     | 97018-4096-21-0 | DDR4-2133 SODIMM 4GB<br>ECC_COM     |
| 97017-1600-24-2 | DDR4-2400 SODIMM 16GB<br>E2_COM     | 97017-1600-21-2 | DDR4-2133 SODIMM 16GB<br>E2_COM     |
| 97017-8192-24-2 | DDR4-2400 SODIMM 8GB<br>E2_COM      | 97017-8192-21-2 | DDR4-2133 SODIMM 8GB<br>E2_COM      |
| 97017-4096-24-2 | DDR4-2400SODIMM 4GB<br>E2_COM       | 97017-4096-21-2 | DDR4-2133 SODIMM 4GB<br>E2_COM      |
| 97017-1600-24-0 | DDR4-2400SODIMM<br>16GB_COM         | 97017-1600-21-0 | DDR4-2133 SODIMM<br>16GB_COM        |
| 97017-8192-24-0 | DDR4.2400 SODIMM<br>8GB_COM         | 97017-8192-21-0 | DDR4.2133 SODIMM<br>8GB_COM         |
| 97017-4096-24-0 | DDR4-2400 SODIMM<br>4GB_COM         | 97017-4096-21-0 | DDR4-2133 SODIMM<br>4GB_COM         |

#### Table 6: Memory Modules

Memory modules have, in general, a much lower longevity than embedded motherboards, and therefore the EOL of modules can be expected several times during lifetime of the motherboard. Kontron guarantees that the part numbers above will be maintained so that other similar types of qualified modules replace EOL modules.

As a minimum, it is recommended to use Kontron memory modules for prototype system(s) in order to prove the stability of the system and as a reference.

For volume production, you might request to test and qualify other types of RAM. In order to qualify RAM, it is recommend to configure 3 systems running a RAM stress test program in a heat chamber at 60  $^{\circ}$ C for a minimum of 24 hours.

### 4.7. On-Board Graphics Subsystem

The mITX-KBL-H supports Intel <sup>®</sup> HD Graphics with three Display Ports (DPs). The DP interface supports the Display Port 1.2 specification.

| Processor            | Graphics                      | Base<br>Frequency | Graphic Output     | Max. Resolution                                          | DirectX<br>Support | OpenGL<br>Support |
|----------------------|-------------------------------|-------------------|--------------------|----------------------------------------------------------|--------------------|-------------------|
| Хеоп® E3-1505М<br>vб | Intel® HD<br>Graphics<br>P630 | 350 MHz           | eDP/ DP/ HDMI/ DVI | 4096 x 2304 px<br>@ 60 Hz (eDP/DP)<br>@ 30 Hz (HDMI 1.4) | 12                 | 4.4               |
| Core™ i7-7820EQ      | Intel® HD<br>Graphics<br>630  | 350 MHz           | eDP/ DP/ HDMI/ DVI | 4096 x 2304 px<br>@ 60 Hz (eDP/DP)<br>@ 30 Hz (HDMI 1.4) | 12                 | 4.4               |
| Core™ i5-7440EQ      | Intel® HD<br>Graphics<br>630  | 350 MHz           | eDP/ DP/ HDMI/ DVI | 4096 x 2304 px<br>@ 60 Hz (eDP/DP)<br>@ 30 Hz (HDMI 1.4) | 12                 | 4.4               |
| Core™ i3-7100E       | Intel® HD<br>Graphics<br>630  | 350 MHz           | eDP/ DP/ HDMI/ DVI | 4096 x 2304 px<br>@ 60 Hz (eDP/DP)<br>@ 30 Hz (HDMI 1.4) | 12                 | 4.4               |

Table 7: On-Board Graphics Subsystem

Features of the Intel HD Graphics include:

Playback of high definition content including Blu-ray Disc DirectX Video Acceleration (DXVA) support for accelerating video processing Full AVC/VC1/MPEG2 HW Decode Advanced Scheduler 2.0, 1.0, XPDM support DirectX 12 support OpenGL 4.4 support

Up to three displays (DP1, DP2, miniDP or LVDS) can be used simultaneously to implement independent or cloned display configurations. Displays can be connected directly to any of the two display port connectors, a mini display port connector or to an LVDS convertor (via an eDP toLVDS convertor)

| Display Configuration         | Maximum Display Resolution     |
|-------------------------------|--------------------------------|
| Display Port/miniDisplay Port | 4096 x 2304 px @ 60 Hz, 24 bpp |
| HDMI 1.4 (native)             | 4096 x 2160 px @ 30 Hz, 24 bpp |
| HDMI 2.0 via LSPCon           | 4096 x 2160 px @ 60 Hz, 24 bpp |
| DVI                           | 1920 x 1200 рх @ 60 Hz, 24 bpp |
| LVDS via eDP                  | 1920 x 1200 рх @ 60 Hz, 24 bpp |

### Table 8: Display Resolutions



The processor supports three independent and simultaneous display combinations of DP/eDP/HDMI/DVI monitors. If four monitors are plugged in, the software policy determines which of the three interfaces will be used.



Supporting 4K display requires two DDR channels of the same size. Performance degradations exists while running 4K content for systems using single channel system memory (compared to using dual channel).

### High-Bandwidth Digital Content Protection (HDCP)

HDCP is the technology used to protect high-definition content against unauthorized copying or interception between the source (computer, digital set top boxes, and so on) and the sink (panels, monitor, and TVs). The mITX-KBL-H supports HDCP 1.4 for content protection over-wired displays (HDMI, DVI, and DP). The HDCP 1.4 keys are integrated into the processor and customers are not required to physically configure or handle the keys.

### 4.7.1. External Graphics

External graphics is supported through one PCI Express 16-pin graphics slot allowing for bifurcation (2x8, 1x16 or 1x8 + 2x4). For more information, see Chapter 8.15.1 PCI-Express x16 Connector (J4).

## 4.8. Power Supply Specification

Use an appropriate power supply that meets the mITX-KBL-H's electrical specification (Table 9).

The power supply connects to either a single+ 12 V to +24V DC jack rear-barrel supply or to the internal ATX +12 V 4-pin connector with a suitable cable kit and PS\_ON# active.

## **A**CAUTION

The board can be supplied via a power supply (AC/DC adapter) plugged into the DC power jack. Such adapters have usually no connection to protective earth. Consequently, the potential of the conductive parts on the board may drift. If a human touches such a part, this may lead to an electric shock. The board must be grounded separately, if the unit is supplied via the DC power jack.



The ATX+12V 4-pin connector must be used in according to the ATX12V PSU standard.

### Table 9: Supply Voltage Requirements

| Supply                        | Min.   | Max.   | Note                                                                          |
|-------------------------------|--------|--------|-------------------------------------------------------------------------------|
| +12 V to +24 V <sup>[1]</sup> | 11.4 V | 25.2 V | Supply voltage should be $\pm 5\%$ for compliance with the ATX specification. |
| GND                           | 0 V    | 0 V    | Power supply GND                                                              |

<sup>[1]</sup> Kontron does not recommend operating within the +12.6 VDC to +13.5 VDC range.

| NOTICE | Only connect to a power supply delivering the specified input rating and complying with the requirements of Safety Extra Low Voltage (SELV) and Limited Power Source (L.P.S.) of IEC |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 60950-1 and the Energy sources (ES1) of IEC 62368-1.                                                                                                                                 |
|        | For more information, see Table 9: Supply Voltage Requirements.                                                                                                                      |
|        |                                                                                                                                                                                      |
| NOTICE | Ensure that the power supply manufacturer's instructions and conditions are observed.                                                                                                |
|        |                                                                                                                                                                                      |
| NOTICE | Hot Plugging the power supply is not supported. Hot plugging might damage the board.                                                                                                 |
|        |                                                                                                                                                                                      |

In order to ensure safe operation of the board, the input power supply must monitor the supply voltage and shut down if the supply is out of range – refer to the actual power supply specification.

### NOTICE

The power supply used must comply with the requirements of the IEC 60950-1 or IEC 62368-1 standard or better. In the case of an unintentional temporary under voltage interruption use a power supply with an adequate holdup-time (brownout) and ensure the power supply has been fully tested to at least meet the minimum immunity of AC inputs requirements, as stipulated in IEC 55024. Including power supplies marketed with a separate AC/DC power converter.



After a brownout condition the power supply must remain in the "off state" long enough to allow all internal voltages to discharge sufficiently. Failure to observe this required "off state" time may mean that parts of the board or peripherals work incorrectly or suffer a reduction of MTBF. The minimum "off state" time, to allow internal voltages to discharge sufficiently, is dependent on the power supply and additional electrical factors. To determine the required "off state" time, each case must be considered individually. For more information, contact <u>Kontron Support</u>.

## 4.8.1. Power Consumption

To keep the power consumption to a minimal level, boards do not implement a guaranteed minimum load. In some cases, this can lead to compatibility problems with ATX power supplies that require a minimum load to stay in regulation.

On the following pages the power consumption of the mITX-KBL-H Board is measured under:

```
Windows 10 64-bit Idle
Windows 10 64-bit 3DMark (Sky Diver Demo)
Windows 10 64-bit Intel® TAT 6.0.1013 (TDP Workload with Turbo ON)
Windows 10 64-bit PassMark BurnInTest 100% (CPU, RAM, Video, GPGPU, 2D, 3D, Disk, Sound, Network)
Windows 10 64-bit S3 (Sleep)
Windows 10 64-bit S5 (Shutdown)
```

The principal test system and test equipment used:

Teledyne LeCroy HDO4104 Oscilloscope Teledyne LeCroy AP015 Current Probe mITX-KBL-H Board (Core i7- 7820EQ) Keysight 6673A DC Power Supply

### Figure 3: Used Test System and Test Equipment





Power consumption of PSU (power loss), Monitor and SSD are not included.

### 4.8.2. mITX-KBL-H Low Power Setup

Standard system configuration equipped with Internal graphics, 1x SATA SSD disk, Intel<sup>®</sup> Core<sup>™</sup> i7- 7820EQ CPU, 1x SO-DIMM (4 GB Module), 1x DisplayPort Monitor, Keyboard & Mouse (USB), 1x 16 GB USB Flash Drive, +12 V CPU active cooler, 1x Ethernet connected, >90 W DC Power supply.

### 4.8.3. mITX-KBL-H Low Power Setup Results

### Table 10: Low Power – Windows 10 64-bit – Idle

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.01V)  | 958.9mA             | 11.52W                  |
| +24 V (24.01V)  | 556.4mA             | 13.36W                  |

#### Table 11: Low Power – Windows 10 64-bit – 3Dmark (Sky Diver Demo)

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.01V)  | 3125mA              | 37.53W                  |
| +24 V (24.00V)  | 1462mA              | 35.09W                  |

#### Table 12: Low Power – Windows 10 64-bit – Intel® TAT (TDP Workload with Turbo ON)

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.00V)  | 6356mA              | 76.27W                  |
| +24 V (24.01V)  | 3218mA              | 77.26W                  |

#### Table 13: Low Power – Windows 10 64-bit – PassMark BurnInTest

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.03V)  | 6192mA              | 74.49W                  |
| +24 V (23.96V)  | 2953mA              | 70.75W                  |

#### Table 14: Low Power – Windows 10 64-bit – S3 (Sleep)

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.08V)  | 158.0mA             | 1.909W                  |
| +24 V (23.99V)  | 121.6mA             | 2.917W                  |

#### Table 15: Low Power - Windows 10 64-bit - S5 (Shutdown)

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.06V)  | 119.7mA             | 1.444W                  |
| +24 V (24.06V)  | 103.8mA             | 2.497W                  |

### 4.8.4. mITX-KBL-H High Power Setup

Standard system configuration equipped with 1x PCIe X16 external graphics (AMD FirePro W4100), 1x M.2 PCIe SSD, 2x SATA SSD disks, 1x mPCIe Wi-Fi module, Intel® Core™ i7- 7820EQ CPU, 2x SO-DIMM (16GB Modules), 2x DisplayPort Monitor, Keyboard & Mouse (USB), 4x 16GB USB Flash Drive, +12 V CPU active cooler, 1x +12 V System Fan, 2x Ethernet connected, >120 W DC Power supply.

## 4.8.5. mITX-KBL-H High Power Setup Results

### Table 16: High Power – Windows 10 64-bit – Idle

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.01V)  | 2277mA              | 27.35W                  |
| +24 V (24.00V)  | 1247mA              | 29.93W                  |

### Table 17: High Power – Windows 10 64-bit – 3Dmark (Cloud Gate)

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.01V)  | 5312mA              | 63.80W                  |
| +24 V (24.00V)  | 2863mA              | 68.71W                  |

### Table 18: High Power – Windows 10 64-bit – Intel® TAT (TDP Workload with Turbo ON)

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.01V)  | 9827mA              | 118.02W                 |
| +24 V (24.01V)  | 5024mA              | 120.63W                 |

### Table 19: High Power – Windows 10 64-bit – PassMark BurnInTest

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.00V)  | 7169mA              | 86.03W                  |
| +24 V (24.00V)  | 3605mA              | 86.52W                  |

### Table 20: High Power – Windows 10 64-bit – S3 (Sleep)

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.01V)  | 229.0mA             | 2.750W                  |
| +24 V (24.00V)  | 142.0mA             | 3.408zW                 |

### Table 21: High Power – Windows 10 64-bit – S5 (Shutdown)

| Supply (Actual) | Current draw / [mA] | Power consumption / [W] |
|-----------------|---------------------|-------------------------|
| +12 V (12.00V)  | 161.0mA             | 1.932W                  |
| +24 V (24.02V)  | 111.0mA             | 2.666W                  |

## 5/ Connector Locations

## 5.1. Top Side



| ltem | Designation | Description             | See Chapter |
|------|-------------|-------------------------|-------------|
| 1    | J22         | COM Port 1 (RS232)      | 8.8         |
| 2    | J20         | MicroSIM-Card Connector | 8.15.2      |
| 3    | J26         | Feature Connector       | 0           |
| 4    | J2          | DDR4 SO-DIMM Slot 2     | 4.6         |
| 5    | J1          | DDR4 SO-DIMM Slot 1     | 4.6         |

| ltem | Designation | Description                      | See Chapter |
|------|-------------|----------------------------------|-------------|
| 6    | J27         | Front Panel Connector            | 8.7         |
| 7    | J7          | LVDS Flat Panel Connector        | 8.10        |
| 8    | J33         | CPU Fan Connector                | 8.2         |
| 9    | J4          | PCIe Graphics x 16 Connector     | 8.15.1      |
| 10   | SPK1        | Speaker                          |             |
| 11   | J31         | ATX+12V 4-pin Power Connector    | 8.1         |
| 12   | J30         | SPDIF Connector                  | 8.6         |
| 13   | J29         | Headphone/Speaker Connector      | 8.5         |
| 14   | J10         | SATA1Connector                   | 8.3         |
| 15   | J12         | SATA 2 Connector                 | 8.3         |
| 16   | J13         | SATA 4 Connector                 | 8.3         |
| 17   | J11         | SATA 3 Connector                 | 8.3         |
| 18   | J23         | SATA Power Connector 1           | 8.16        |
| 19   | J24         | SATA Power Connector 2           | 8.16        |
| 20   | J3          | Internal USB 3.0 Connector       | 8.4         |
| 21   | 19          | SPI BIOS Hardflash Connector     | 8.12        |
| 22   | J36         | SPI External Fast GPIO Connector | 8.13        |
| 23   | J34         | System Fan Connector             | 8.2         |
| 24   | J39         | Always On Jumper                 | 8.14.1      |
| 25   | J35         | COM Port 2 (RS422/485)           | 8.9         |
| 26   | J38         | Load BIOS Default Jumper         | 8.14.3      |
| 27   | J37         | Clear CMOS Jumper                | 8.14.2      |
| 28   | J28         | RTC Battery Holder               | 2.3         |
| 29   | J17         | mPCIe/mSATA Connector            | 8.15.2      |
| 30   | J18         | M.2 PCIe /M.2 SATA Connector     | 8.15.3      |

## 5.2. Connector Panel Side

### Figure 5: Connector Panel Side



| ltem |                  | Description                      | See Chapter |
|------|------------------|----------------------------------|-------------|
| 1    | J6-blue          | Line-In 1                        | 7.4         |
| 2    | J6-green         | Line-Out (Speaker)               | 7.4         |
| 3    | J6-pink          | Microphone 1                     | 7.4         |
| 4    | J8-top           | Ethernet Port 3 (10/100/1000 Mb) | 7.2         |
| 5    | J8-bottom        | Ethernet Port 4 (10/100/1000 Mb) | 7.2         |
| 6    | J5-(LAN)         | Ethernet Port 2 (10/100/1000 Mb) | 7.2         |
| 7    | J5-top (USB)     | USB Port 3 (USB 2.0)             | 7.3.2       |
| 8    | J5-bottom (USB)  | USB Port 4 (USB 2.0)             | 7.3.2       |
| 9    | J21 (LAN)        | Ethernet Port 1 (10/100/1000 Mb) | 7.2         |
| 10   | J21-top (USB)    | USB Port 1 (USB 3.0/2.0)         | 7.3.1       |
| 11   | J21-bottom (USB) | USB Port 2 (USB 3.0/2.0)         | 7.3.1       |
| 12   | J14-top          | Display Port (DP1)               | 7.1         |
| 13   | J14-bottom       | Display Port (DP2)               | 7.1         |
| 14   | J15              | Mini Display Port (DP3)          | 7.1.1       |
| 15   | J32              | DC Jack                          | 7.5         |

### 5.3. Rear Side

Figure 6: Rear Side



| ltem | Designation | Description          | See Chapter |
|------|-------------|----------------------|-------------|
| 1    |             | Backplate CPU Cooler |             |
| 2    | J16         | XDP Connector (NC)   |             |

## 6/ Connector Definitions

The following defined terms are used within this user guide to give more information concerning the pin assignment and to describe the connector's signals.

| Defined Term | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin          | Shows the pin numbers in the connector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Signal       | The abbreviated name of the signal at the current pin.<br>The notation "XX#" states that the signal "XX" is active low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Туре         | Al:Analogue InputAO:Analogue OutputI:Input, TTL compatible if nothing else statedIO:Input / Output. TTL compatible if nothing else statedIOT:Bi-directional tristate IO pinIS:Schmitt-trigger input, TTL compatibleIOC:Input / open-collector Output, TTL compatibleIOD:Input / open-collector Output, TTL compatibleIOD:Input / Output, CMOS level Schmitt-triggered (Open drain output)NC:Pin not connectedO:Output, TTL compatibleOC:Output, open-collector or open-drain, TTL compatibleOT:Output with tri-state capability, TTL compatibleUVDS:Low Voltage Differential SignalPWR:Power supply or ground reference pins |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|              | <ul> <li>Ioh: Typical current in mA flowing out of an output pin through a grounded load, while the output voltage is &gt; 2.4 V DC (if nothing else stated).</li> <li>Iol: Typical current in mA flowing into an output pin from a VCC connected load, while the output voltage is &lt; 0.4 V DC (if nothing else stated).</li> </ul>                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Pull U/D     | On-board pull-up or pull-down resistors on input pins or open-collector output pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Note         | Special remarks concerning the signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Designation  | Type and number of item described                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| See Chapter  | Number of the chapter within this user guide containing a detailed description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |

#### Table 22: Connector Definitions

The abbreviation TBD is used for specifications that are not available yet or which are not sufficiently specified by the component vendors.

## 7/ I/O-Area Connectors

The following connectors are available on the connector panel of the mITX-KBL-H. For information regarding the connector's position on the panel, see Chapter 5.2 Connector Panel Side.

## 7.1. DP Connectors DP1, DP2 (J14)

The mITX-KBL-H display port (DP) connectors are based on standard DP type Foxconn 3VD11203-DPA1-4H or similar.

### Figure 7: DP Connectors DP1 and DP2

тор



воттом



### Table 23: Pin Assignment DP Connector DP1, DP2 (J14)

| Pin   | Signal     | Description                   | Туре | Note                                                                                                                                                         |
|-------|------------|-------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1/21  | Lane 0 (+) |                               | LVDS |                                                                                                                                                              |
| 2/22  | GND        |                               | PWR  |                                                                                                                                                              |
| 3/23  | Lane 0 (-) |                               | LVDS |                                                                                                                                                              |
| 4/24  | Lane 1 (+) |                               | LVDS |                                                                                                                                                              |
| 5/25  | GND        |                               | PWR  |                                                                                                                                                              |
| 6/26  | Lane 1 (-) |                               | LVDS |                                                                                                                                                              |
| 7/26  | Lane 2 (+) |                               | LVDS |                                                                                                                                                              |
| 8/28  | GND        |                               | PWR  |                                                                                                                                                              |
| 9/29  | Lane 2 (-) |                               | LVDS |                                                                                                                                                              |
| 10/30 | Lane 3 (+) |                               | LVDS |                                                                                                                                                              |
| 11/31 | GND        |                               | PWR  |                                                                                                                                                              |
| 12/32 | Lane 3 (-) |                               | LVDS |                                                                                                                                                              |
| 13/33 | Config 1   | Aux or DDC selection          | I    | Internally pull down (1 MΩ).<br>Aux channel pin 15/17 or 35/37 selected as default if NC<br>DDC channel pin 15/17 or 35/37, if HDMI adapter used<br>(3.3 V). |
| 14/34 | Config 2   | (Not used)                    | 0    | Internally connected to GND                                                                                                                                  |
| 15/35 | Aux+       | Aux Channel (+) or<br>DDC Clk |      | AUX (+) channel used by DP<br>DDC Clk used by HDMI                                                                                                           |
| 16/36 | GND        |                               | PWR  |                                                                                                                                                              |
| Pin   | Signal   | Description                    | Type | Note                                              |
|-------|----------|--------------------------------|------|---------------------------------------------------|
| 17/37 | Aux-     | Aux Channel (-) or<br>DDC Data |      | AUX (-) channel used by DP, DDC Data used by HDMI |
| 18/38 | Hot Plug |                                | I    | Internally pull down (100 KΩ)                     |
| 19/39 | Return   |                                | PWR  | Same as GND                                       |
| 20/40 | 3.3 V    |                                | PWR  | Fused by 1.5 A resettable PTC fuse                |

## 7.1.1. mini DP Connector DP3 (J15)

The mITX-KBL-H mini DP connector is based on the standard Mini DP type ASTRON 6990020-X04-H or similar.

Figure 8: Mini DP Connector DP3



| Table 24: Pin Assignment mini DP C | Connector DP3 (J15) |
|------------------------------------|---------------------|
|------------------------------------|---------------------|

| Pin | Signal     | Description                    | Type | Note                                                                                                                                                           |
|-----|------------|--------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Lane 0 (+) |                                | LVDS |                                                                                                                                                                |
| 2   | GND        |                                | PWR  |                                                                                                                                                                |
| 3   | Lane 0 (-) |                                | LVDS |                                                                                                                                                                |
| 4   | Lane1(+)   |                                | LVDS |                                                                                                                                                                |
| 5   | GND        |                                | PWR  |                                                                                                                                                                |
| 6   | Lane1(-)   |                                | LVDS |                                                                                                                                                                |
| 7   | Lane 2 (+) |                                | LVDS |                                                                                                                                                                |
| 8   | GND        |                                | PWR  |                                                                                                                                                                |
| 9   | Lane 2 (-) |                                | LVDS |                                                                                                                                                                |
| 10  | Lane 3 (+) |                                | LVDS |                                                                                                                                                                |
| 11  | GND        |                                | PWR  |                                                                                                                                                                |
| 12  | Lane 3 (-) |                                | LVDS |                                                                                                                                                                |
| 13  | Config 1   | Aux or DDC selection           | 1    | Internally pull down (1 MΩ)<br>Aux channel on pin 15/17 or 35/37 selected as default<br>if NC DDC channel on pin 15/17 or 35/37 if HDMI<br>adapter used (3.3V) |
| 14  | Config 2   | NC                             | 0    | Connected to GND ( internally)                                                                                                                                 |
| 15  | Aux+       | Aux Channel (+) or DDC<br>Clk  |      | AUX (+) channel used by DP, DCC CLK used by HDMI                                                                                                               |
| 16  | GND        |                                | PWR  |                                                                                                                                                                |
| 17  | Aux-       | Aux Channel (-) or DDC<br>Data |      | AUX (-) channel used by DP<br>DDC Data used by HDMI                                                                                                            |
| 18  | Hot Plug   |                                | I    | Internally pull down (100 KΩ)                                                                                                                                  |
| 19  | Return     |                                | PWR  | Same as GND                                                                                                                                                    |
| 20  | 3.3 V      |                                | PWR  | Fused by 1.5 A resettable PTC fuse                                                                                                                             |

## 7.2. Ethernet Connectors (J5, J8 and J21)

The mITX-KBL-H supports up to four channels of 10/100/1000 Mbit Ethernet:

ETH1 (J21) is based on Intel® WGI219LM Gigabit PHY with AMT 9.0 support ETH2 (J5), ETH3 (J8) and ETH4 (J8) are based on Intel® WGI211AT PCI Express controller

In order to achieve the specified performance of the Ethernet port, Category 5 twisted pair cables must be used with 10/100 MB and Category 5E, 6 or 6E with 1 Gbit LAN networks.

Ethernet connectors can be mounted as follows:

Ethernet ETH1/ LAN1 (connector J21) is mounted together with USB Ports 1 and 2 Ethernet ETH2/LAN2 (connector J5) is mounted together with USB Ports 4 and 3 Ethernet ETH3 and Ethernet ETH4 (connector J8) are mounted together

All connectors support activity and link LEDs

Figure 9: Ethernet Connector with LED Flashing Communication



LED status:

Orange - 1000 Mb link established

- 100 Mb link established
- 10 Mb Link established

|  | • |
|--|---|
|--|---|

| Pin | Signal | Ethernet 10<br>BaseT/100BaseT | Gigabit-Ethernet |
|-----|--------|-------------------------------|------------------|
| 1   | MDI0+  | TX+                           | DA+              |
| 2   | MDIO-  | TX-                           | DA-              |
| 3   | MDI1+  | RX+                           | DB+              |
| 4   | MDI1-  |                               | DC+              |
| 5   | MDI2+  |                               | DC-              |
| 6   | MDI2-  | RX-                           | DB-              |
| 7   | MDI3+  |                               | DD+              |
| 8   | MDI3-  |                               | DD-              |

### Table 26: Signal Description

| Signal        | Description                                                                                                                                                                                                                                      |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDI0+ / MDI0- | In MDI mode, this is the first pair in 1000Base-T, i.e. the BI_DA+/- pair, and is the transmit pair in 10Base-T and 100Base-TX. In MDI crossover mode, this pair acts as the BI_DB+/- pair, and is the receive pair in 10Base-T and 100Base-TX.  |
| MDI1+ / MDI1- | In MDI mode, this is the second pair in 1000Base-T, i.e. the BI_DB+/- pair, and is the receive pair in 10Base-T and 100Base-TX. In MDI crossover mode, this pair acts as the BI_DA+/- pair, and is the transmit pair in 10Base-T and 100Base-TX. |
| MDI2+ / MDI2- | In MDI mode, this is the third pair in 1000Base-T, i.e. the BI_DC+/- pair. In MDI crossover mode, this pair acts as the BI_DD+/- pair.                                                                                                           |
| MDI3+ / MDI3- | In MDI mode, this is the fourth pair in 1000Base-T, i.e. the BI_DD+/- pair.In MDI crossover mode, this pair acts as the BI_DC+/- pair.                                                                                                           |

# 7.3. USB Connectors (IO Area)

The mITX-KBL-H contains an xHCI (Enhanced Host Controller Interface) controller that supports six USB 2.0 ports allowing data transfers up to 480 Mb/s.

The XHCI controller supports up to four USB 3.0 ports allowing data transfers up to 5 Gb/s. Two of the USB 3.0 ports are shared with two of the USB 2.0 ports (USB1 – USB2).



USB 3.0 ports are backward compatible with USB 2.0.

The following USB connectors are available in the IO area of the connector panel:

USB 2.0/3.0 Ports 1, 2, are supplied on the combined 2 x USB and LAN connectors (J21) USB 2.0 Ports 3, 4 are supplied on the combined 2xUSB and LAN connector (J5)

### Figure 10: USB 2.0 / USB 3.0 sockets



## 7.3.1. USB Port 1 and USB Port 2 (J21)

USB port 1 and 2 supports USB 3.0/USB 2.0 and are located on the stacked USB/LAN connector J21.

#### Table 27: Pin Assignment USB Port 1 and USB Port 2 (J21)

| Pin    | Signal | Туре | Note                              |
|--------|--------|------|-----------------------------------|
| Тор    |        |      |                                   |
| 18     | Tx3+   | 10   | USB 3.0 Tx. Differential Pair (+) |
| 17     | TX3-   | 10   | USB 3.0 Tx. Differential Pair (-) |
| 16     | GND    | PWR  |                                   |
| 15     | RX3+   | 10   | USB 3.0 Rx. Differential Pair (+) |
| 14     | RX3-   | 10   | USB 3.0 Rx. Differential Pair (-) |
| 13     | GND-   | PWR  |                                   |
| 12     | D3+    | 10   | USB 2.0 Differential Pair (+)     |
| 11     | D3-    | 10   | USB 2.0 Differential Pair (-)     |
| 10     | VBus   | PWR  | +5 V Supply for USB device        |
| Bottom |        |      |                                   |
| 9      | Tx2+   | 10   | USB 3.0 Tx. Differential Pair (+) |
| 8      | TX2-   | 10   | USB 3.0 Tx. Differential Pair (-) |
| 7      | GND    | PWR  |                                   |
| 6      | RX2+   | 10   | USB 3.0 Rx. Differential Pair (+) |
| 5      | RX2-   | 10   | USB 3.0 Rx. Differential Pair (-) |
| 4      | GND-   | PWR  |                                   |
| 3      | D2+    | 10   | USB 2.0 Differential Pair (+)     |
| 2      | D2-    | 10   | USB 2.0 Differential Pair (-)     |
| 1      | VBus   | PWR  | +5 V Supply for USB device        |

### **Signal Description**

| Signal Description                  |                                                                                                                                                                                  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXn+, TXn-, RXn+,<br>TXn-, Dn+, Dn- | Differential pair works as serial differential receive/transmit data lines.<br>(n= 2,3)                                                                                          |
| VBus                                | 5 V supply for external devices. VBUS is supplied during power-down to allow wakeup on USB device activity. Protected by a 1A current limiting IC covering each of the USB port. |

## 7.3.2. USB Port 3 and USB Port 4 (J5)

USB port 3 and 4 supports USB2.0 and are located on the stacked USB/LAN connector J5.

## Table 28: Pin Assignment USB Port 3 and USB Port 4 (J5)

| Pin    | Signal | Туре | Note                          |
|--------|--------|------|-------------------------------|
| Тор    |        |      |                               |
| 8      | GND-   | PWR  |                               |
| 7      | D6+    | 10   | USB 2.0 differential pair (+) |
| 6      | D6-    | 10   | USB 2.0 differential pair (-) |
| 5      | VBus   | PWR  |                               |
| Bottom |        |      |                               |
| 4      | GND-   | PWR  |                               |
| 3      | D7+    | 10   | USB 2.0 differential pair (+) |
| 2      | D7-    | 10   | USB 2.0 differential pair (-) |
| 1      | VBus   | PWR  |                               |

#### Table 29: Signal Description

| Signal   | Description                                                                 |  |  |  |
|----------|-----------------------------------------------------------------------------|--|--|--|
| Dn+, Dn- | Differential pair works as serial differential receive/transmit data lines. |  |  |  |
|          | (n= 6,7)                                                                    |  |  |  |
| VBus     | 5 V supply for external devices.                                            |  |  |  |
|          | VBUS is supplied during power-down to allow wakeup on USB device activity.  |  |  |  |
|          | Protected by a 1A current limiting IC covering each of the USB port.        |  |  |  |

For USB2.0 cabling it is required to use only HiSpeed USB cable, specified in USB2.0 standard:

#### USB 2.0 High Speed Cable



For USB3.0 cabling it is required to use only HiSpeed USB cable, specified in USB3.0 standard:

### USB 3.0 High Speed Cable



## 7.4. Audio Jack Connector (J6)

The mITX-KBL-H provides audio output, line-in and microphone signals via a 3-pin audio Jack connector on the connector panel.

### Figure 11: Audio Jack Connectors



### Table 30: Pin Assignment J6, Top (Line 1, Blue)

| Pin Designation | Signal     | Туре | Note                         |
|-----------------|------------|------|------------------------------|
| Tip             | LINE1-IN-L | IA   | 1.6 V <sub>RMS</sub> , 47 KΩ |
| Ring            | LINE1-IN-R | IA   | 1.6 V <sub>RMS</sub> , 47 KΩ |
| Sleeve          | GND        | PWR  |                              |

### Table 31: Pin Assignment J6, Center (Speaker, Green)

| Pin Designation | Signal      | Туре | Note                                    |
|-----------------|-------------|------|-----------------------------------------|
| Tip             | FRONT-OUT-L | OA   | For headphone, max 1.0 $V_{\text{RMS}}$ |
| Ring            | FRONT-OUT-R | OA   | For headphone, max 1.0 $V_{\text{RMS}}$ |
| Sleeve          | GND         | PWR  |                                         |

### Table 32: Pin Assignment J6, Bottom (Mic1, Pink)

| Pin Designation | Signal | Туре | Note                         |
|-----------------|--------|------|------------------------------|
| Tip             | MIC1-L | IA   | 1.6 V <sub>RMS</sub> , 47 KΩ |
| Ring            | MIC1-R | IA   | 1.6 V <sub>RMS</sub> , 47 KΩ |
| Sleeve          | GND    | PWR  |                              |

### Table 33: Signal Description

| Signal                        | Description         | Note                          |  |  |
|-------------------------------|---------------------|-------------------------------|--|--|
| LINE1_IN_L                    | Line-in left        |                               |  |  |
| LINE1_IN_R                    | Line-in right       |                               |  |  |
| FRONT-OUT-L                   | Speaker out left    | Shared with J29 pin connector |  |  |
| FRONT-OUT-R Speaker out right |                     | Shared with J29 pin connector |  |  |
| MIC1-L Microphone in left     |                     |                               |  |  |
| MIC1-R                        | Microphone in right |                               |  |  |

## 7.5. Power Connector DC Jack (J32)

The mITX-KBL-H is designed to be supplied from a DC jack (J32). The mITX-KBL-H can also be power by a standard 4-pin ATX+12 V supply, for more information see Chapter 8.1 Power Connector 4-Pin ATX+12 V (J31).

## NOTICE

Hot plugging of the power connectors is not allowed. Hot plugging might damage the board. When connecting to the motherboard, turn off main supply to make sure all the power lines are turned off.

### Figure 12: Power Connector DC Jack



### Table 34: Pin Assignment DC Jack (J32)

| Pin | Signal         | Туре | Note                                      |
|-----|----------------|------|-------------------------------------------|
| 1   | +12 V to +24 V | PWR  |                                           |
| 2   | SIG            | 0    | NC                                        |
| 3   | +12 V to +24 V | PWR  |                                           |
| 4   | GND            | PWR  |                                           |
| 5   | GND            | PWR  |                                           |
| S1  | Shield         | PWR  | SHIELD and GND are electrically connected |
| 52  | Shield         | PWR  | SHIELD and GND are electrically connected |
| 53  | Shield         | PWR  | SHIELD and GND are electrically connected |

### Table 35: Signal Description

| Signal | Description                               |  |
|--------|-------------------------------------------|--|
| Shield | SHIELD and GND are electrically connected |  |
| GND    | Power Supply ground signal                |  |

## 

The board can be supplied via the AC/DC adapter plugged into the power jack. Such adapters have usually no connection to protective earth. Consequently, the potential of the conductive parts on the board may drift. If a human touches such a part, this may lead to an electric shock. The board must be grounded separately, if the unit is supplied via power jack.

# 8/Internal Connectors

## 8.1. Power Connector 4-Pin ATX+12 V (J31)

The mITX-KBL-H is designed to be supplied from a standard 4-pin ATX+12 V supply or an DC jack.

For more information refer to the ATX Specification version 2.2.

## NOTICE

Hot plugging of the power connectors is not allowed. Hot plugging might damage the board. When connecting to the motherboard, turn off the main supply to make sure all the power lines are turned off.

### Figure 13: 4-Pin ATX +12 V Power Connector



Table 36: Pin Assignment 4-Pin ATX 12 V Power Connector (J31)

| Pin | Signal         | Туре | Note                                              |
|-----|----------------|------|---------------------------------------------------|
| 1   | GND            | PWR  |                                                   |
| 2   | GND            | PWR  |                                                   |
| 3   | +12 V to +24 V | PWR  | +24 V can be supplied to 4-pin ATX 12 V connector |
| 4   | +12 V to +24 V | PWR  | +24 V can be supplied to 4-pin ATX 12 V connector |

### Table 37: Signal Description

| Signal | Description                |
|--------|----------------------------|
| GND    | Power Supply ground signal |

## 8.2. Fan Connectors (J33, J34)

The system fan connector (J34) can be used to power, control and monitor a fan for chassis ventilation. The CPU fan connector (J33) is used for the connection of the fan for the CPU. The 4-pin connector is recommended for driving a 4-wire type fan, in order to implement fan speed control. 3-wire fan support is also possible, but fan speed control is not integrated.

### Figure 14: Fan Connector



### Table 38: Pin Assignment 4-Pin Fan Support Mode

| Pin | Signal | Description  | Туре  |
|-----|--------|--------------|-------|
| 1   | GND    | Ground       | PWR   |
| 2   | 12 V   | Power +12 V  | PWR   |
| 3   | ТАСНО  | Tacho signal | 1     |
| 4   | PWM    | PWM Output   | 0-3.3 |

### Table 39: Pin Assignment 3-Pin Fan Support Mode

| Pin | Signal | Description  | Туре |
|-----|--------|--------------|------|
| 1   | GND    | Ground       | PWR  |
| 2   | 12 V   | Power +12 V  | PWR  |
| 3   | ТАСНО  | Tacho signal | l    |
| 4   | NC     | NC           |      |

### Table 40: Signal Description

| Signal | Description                                                                                                                                                                                                                                                                                                                  | Туре |  |  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|
| GND    | Power Supply GND signal                                                                                                                                                                                                                                                                                                      | PWR  |  |  |
| 12 V   | +12 V supply for fan. A maximum of 600 mA can be supplied from this pin.                                                                                                                                                                                                                                                     |      |  |  |
| ТАСНО  | Tacho input signal from the fan, for rotation speed supervision RPM (Rotations Per Minute). The signal shall be generated by an open collector transistor or similar.<br>A 4.7 $\Omega$ pull-up resistor to +12 V is on-board. The signal has to be pulsed and the on-board circuit is prepared for two pulses per rotation. | I    |  |  |
| PWM    | PWM output signal for FAN speed control                                                                                                                                                                                                                                                                                      | 0    |  |  |

# 8.3. SATA (Serial ATA) Disk Interfaces (J10, J11, J12, J13)

The mITX-KBL-H supports an integrated SATA host controller (PCH in the CM236 chipset) that supports independent DMA operation on six ports. One device can be installed on each port for a maximum of six SATA devices via four SATA connectors, one mSATA connector and one M.2 SATA connector. A point-to-point interface (SATA cable) is used for host to device connections. All SATA ports support data transfer rates of up to 6.0 Gb/s, 3.0 Gb/s, and 1.5 Gb/s.



Before installing OS on a SATA drive make sure the drive is not a former member of a RAID system. If this is the case, some hidden data on the disk must be erased. To do this, connect two SATA drives and select RAID in BIOS. Save settings and select <Ctrl> <I> while booting to enter the RAID setup menu. Now the hidden RAID data will be erased from the selected SATA drive.

### Supported SATA features:

- AHCI (Advanced Host Controller Interface) 1.3 and 1.3.1
- 2 to 4-drive RAID 0 (data striping)
- 2-drive RAID 1 (data mirroring)
- > 3 to 4-drive RAID 5 (block-level striping with parity)
- 4-drive RAID 10 (data striping and mirroring)
- > 2 to 4-drive matrix RAID, different parts of a single drive can be assigned to different RAID devices
- NCQ (Native Command Queuing). NCQ is for faster data access
- Swap bay support (not supported on mSATA)
- Intel<sup>®</sup> Rapid Recover Technology
- Intel<sup>®</sup> Smart Response Technology

#### Figure 15: SATA Connector



### Table 41: Pin Assignment SATA1 (J10), SATA2 (J12), SATA3 (J11) and SATA4 (J13) Connectors

| Pin | Signal    | Туре | loh / Iol | Note |
|-----|-----------|------|-----------|------|
| 1   | GND       | PWR  |           |      |
| 2   | SATA# TX+ |      |           |      |
| 3   | SATA# TX- |      |           |      |
| 4   | GND       | PWR  |           |      |
| 5   | SATA# RX- |      |           |      |
| 6   | SATA# RX+ |      |           |      |
| 7   | GND       | PWR  |           |      |

#### Table 42: Signal Description

| Signal          | Description                               |  |
|-----------------|-------------------------------------------|--|
| SATA# RX+ / RX- | Host receiver differential signal pair    |  |
| SATA# TX+ / TX- | Host transmitter differential signal pair |  |
| GND             | Power Supply GND signal                   |  |

"#" specifies 2, 3, 6 or 7 depending on SATA port.

### Figure 16: Available Cable Kit: PN 821035 Cable SATA 500 mm



## 8.4. USB 3.0 Internal Connectors (J3, J27)

The following mITX-KBL-H USB ports are available on internal connectors:

USB 3.0 Port 5 and 6 on the internal USB 3.0 connector (J3) USB 2.0 Port 7 and 8 on the internal FRONT PANEL connector (J27)

| Pin | Signal   | Туре | loh / lol | Note    |
|-----|----------|------|-----------|---------|
| 1   | V_VBUS   | PWR  |           |         |
| 2   | RX5-     |      |           | USB 3.0 |
| 3   | RX5+     |      |           | USB 3.0 |
| 4   | GND      | PWR  |           |         |
| 5   | ТХ5-     |      |           | USB 3.0 |
| 6   | TX5+     |      |           | USB 3.0 |
| 7   | GND      | PWR  |           |         |
| 8   | D5-      |      |           | USB 2.0 |
| 9   | D5+      |      |           | USB 2.0 |
| 10  | NC       |      |           |         |
| 11  | D4+      |      |           | USB 2.0 |
| 12  | D4-      |      |           | USB 2.0 |
| 13  | GND      | PWR  |           |         |
| 14  | TX4+     |      |           | USB 3.0 |
| 15  | TX4-     |      |           | USB 3.0 |
| 16  | GND      | PWR  |           |         |
| 17  | RX4+     |      |           | USB 3.0 |
| 18  | RX4-     |      |           | USB 3.0 |
| 19  | V_VBUS   | PWR  |           |         |
| 20  | KEY( NC) |      |           |         |

| Table 43: Pin Assignment USB 3.0 Internal | Connector (J3) |
|-------------------------------------------|----------------|
|-------------------------------------------|----------------|

#### Table 44: Signal Description

| Signal | Description                                 |  |  |  |
|--------|---------------------------------------------|--|--|--|
| V_VBUS | +5V Supply for USB Device                   |  |  |  |
| RX#+/- | USB 3.0 receiver differential signal pair   |  |  |  |
| TX#+/- | SB 3.0 transmitter differential signal pair |  |  |  |
| D#+/-  | USB 2.0 differential signal pair            |  |  |  |
| GND    | Power Supply GND signal                     |  |  |  |

## 8.6. Headphone/Speaker Connector (J29)

The mITX-KBL-H headphone interface is available through the 4-pin connector (J29). This output is shared with the speaker audio jack connector (J6, green).

### Figure 17: Speaker Connector



### Table 45: Pin Assignment Speaker Connector (J29) Image: Connector (J29)

| Pin | Signal  | Туре | Note |
|-----|---------|------|------|
| 1   | GND     | PWR  |      |
| 2   | HPOUT-L | AO   |      |
| 3   | GND     | PWR  |      |
| 4   | HPOUT-R | AO   |      |

#### Table 46: Signal Description

| Signal  | Description             |
|---------|-------------------------|
| HPOUT-L | Headphone output left   |
| HPOUT-R | Headphone output right  |
| GND     | Power Supply GND signal |

## 8.7. SPDIF-OUT Connector (J30)

The mITX-KBL-H digital audio interface (electrical SPDIF-Out) is available through the 2-pin connector (J33) and can be used to implement eight (7.1) High Definition audio channels. The audio interface is based on a high fidelity 8-channel HD audio codec that is compatible with the Intel HD Audio specification and provides:

Stereo 24-bit resolution Up to 192 kHz sample rate for DACs/ADCs Maximum Signal-to-Noise Ratio (SNR) of 90 dB 16/20/24-bit S/PDIF TX outputs supporting 48 K/96 K/44.1 K/88.2 KHz sample rates

### Figure 18: SPDIF-OUT Connector



| 1 | 2 |  |  |  |
|---|---|--|--|--|
|   |   |  |  |  |
|   |   |  |  |  |

|   | Pin | Signal    | Туре  | Note |
|---|-----|-----------|-------|------|
| · | 1   | SPDIF_OUT | 0-3.3 |      |
|   | 2   | GND       | PWR   |      |

#### Table 47: Pin Assignment SPDIF-OUT Connector (J30)

Table 48: Signal Description

| Signal    | Description                                                |
|-----------|------------------------------------------------------------|
| SPDIF_OUT | Sony/Philips Digital Interface (SPDIF) audio output signal |
| GND       | Power Supply GND signal                                    |

# 8.8. Front Panel Connector (FRONTPNL) (J27)

Figure 19: Front Panel Connector



Table 49: Pin Assignment Front Panel Connector (J27)

| Pin | Signal      | Туре | loh / lol  | Pull U / D | Note    |
|-----|-------------|------|------------|------------|---------|
| 1   | VBUS_USB2   | PWR  |            |            |         |
| 2   | VBUS_USB2   | PWR  |            |            |         |
| 3   | USB2-D9-    |      |            |            | USB 2.0 |
| 4   | USB2-D10-   |      |            |            | USB 2.0 |
| 5   | USB2-D9+    |      |            |            | USB 2.0 |
| 6   | USB2-D10+   |      |            |            | USB 2.0 |
| 7   | GND         | PWR  |            |            |         |
| 8   | GND         | PWR  |            |            |         |
| 9   | NC          | NC   |            |            |         |
| 10  | LINE2-L     |      |            |            |         |
| 11  | +5 V        | PWR  |            |            |         |
| 12  | +5 V        | PWR  |            |            |         |
| 13  | SATA_LED#   | 0    | 25 / 25 mA |            |         |
| 14  | SUSLED      | 0    | 7 mA       |            |         |
| 15  | GND         | PWR  |            |            |         |
| 16  | EXT_PWRBTN# | 1    |            | 1.1 ΚΩ     |         |
| 17  | EXT_RESET#  | 1    |            | 4.7 ΚΩ     |         |
| 18  | GND         | PWR  |            |            |         |
| 19  | V_3V3_A     | PWR  |            |            |         |
| 20  | LINE2-R     |      |            |            |         |
| 21  | GND         | PWR  |            |            |         |
| 22  | GND         | PWR  |            |            |         |
| 23  | MIC2-L      | AI   |            |            |         |
| 24  | MIC2-R      | AI   |            |            |         |

## Table 50: Signal Description

| Signal | Description                                                                                   |
|--------|-----------------------------------------------------------------------------------------------|
| VBUS   | 5 V supply for external devices. Standby 5 V is supplied during power down to allow wakeup on |

| Signal        | Description                                                                                                                                                     |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | USB device activity. Protected by active power switch 1 A fuse for each USB port.                                                                               |
| USB2_D#+/ D#- | Universal Serial Bus Differentials: Bus Data/Address/Command Bus                                                                                                |
| +5 V          | Maximum load per pin is 1 A (using IDC connector) or 2 A (using crimp terminals)                                                                                |
| SATA_LED#     | SATA Activity LED (active low signal). 3.3 V output when passive open drain output                                                                              |
| SUSLED        | Suspend Mode LED (active high signal) 3.3 V push-pull output                                                                                                    |
| PWRBTN#       | Power Button In. Toggle this signal low to start the ATX / BTX PSU and boot the board                                                                           |
| RESET#        | Reset input. When pulled low for a minimum 16 ms, the reset process will be initiated.<br>The reset process continues, even though the reset input is kept low. |
| LINE2         | Line2 is second stereo line signals. (Line 2 does not have Jack detection capabilities.)                                                                        |
| MIC2          | MIC2 is second stereo microphone input. (MIC2 does not have Jack detection capabilities.)                                                                       |
| SB3V3         | Standby 3.3 V                                                                                                                                                   |
| AGND          | Analogue GND for audio                                                                                                                                          |
| GND           | Power Supply GND signal                                                                                                                                         |

Figure 20: Available Cable Kit: PN 821042 Cable Front Panel Open-End, 300 mm

| Example 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Citer and Citer |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| New F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| deret                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

## 8.9. Serial COM1 Port (J22)

The mITX-KBL-H supports one RS232 serial port.

## Figure 21: Serial COM 1



10 8 6 4 2

## Table 51: Pin Assignment Serial COM1 Port (J22)

| Pin | Signal | Туре | loh / Iol | Pull U / D | Note                                                            |
|-----|--------|------|-----------|------------|-----------------------------------------------------------------|
| 1   | DCD    | I    |           |            |                                                                 |
| 2   | DSR    | I    |           |            |                                                                 |
| 3   | RxD    | I    |           |            |                                                                 |
| 4   | RTS    | 0    |           |            |                                                                 |
| 5   | TxD    | 0    |           |            |                                                                 |
| 6   | CTS    | I    |           |            |                                                                 |
| 7   | DTR    | 0    |           |            |                                                                 |
| 8   | RI     | I    |           |            |                                                                 |
| 9   | GND    | PWR  |           |            |                                                                 |
| 10  | 5V     | PWR  |           |            | The COM1 5 V supply is fused with common 1.5 A resettable fuse. |
|     |        |      |           |            | I.5 A resettable tuse.                                          |

### Table 52: Signal Description

| Signal | Description                                                                                                                                                                                       |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxD    | Transmitted Data, sends data to the communications link. The signal is set to the marking state (-12 V) on hardware reset when the transmitter is empty or when loop mode operation is initiated. |
| RxD    | Received Data, receives data from the communications link.                                                                                                                                        |
| DTR    | Data Terminal Ready, indicates to the modem etc. that the on-board UART is ready to establish a communication link.                                                                               |
| DSR    | Data Set Ready, indicates that the modem etc. is ready to establish a communications link.                                                                                                        |
| RTS    | Request To Send, indicates to the modem etc. that the on-board UART is ready to exchange data.                                                                                                    |
| СТЅ    | Clear To Send, indicates that the modem or data set is ready to exchange data.                                                                                                                    |
| DCD    | Data Carrier Detect, indicates that the modem or data set has detected the data carrier.                                                                                                          |
| RI     | Ring Indicator, indicates that the modem has received a ringing signal from the telephone line.                                                                                                   |
| GND    | Power Supply GND signal                                                                                                                                                                           |

DB9 adapter cables are available to implement standard COM ports on chassis.

## Figure 22: Available Cable Kit (DB9 adapter cables, PN 821017 - 100 mm or PN 821016 - 200 mm)



## 8.10. Serial COM2 Port (J35)

The mITX-KBL-H supports one RS422/485 serial port. Full-duplex and half-duplex can be configured from the BIOS menu.

| Pin | Signal     | Туре | loh / Iol | Pull U / D | Note                         |
|-----|------------|------|-----------|------------|------------------------------|
| 1   | RS485_TX1- | 0    |           |            | Data (-) in half-duplex mode |
| 2   | RS485_RX1+ | I    |           |            |                              |
| 3   | RS485_TX1+ | 0    |           |            | Data (+) in half-duplex mode |
| 4   | RS485_RX1- | I    |           |            |                              |
| 5   | GND        | PWR  |           |            |                              |

### Table 53: Pin Assignment Serial COM 2 Port (J35)

### Table 54: Signal Description

| Signal       | Description                                                                 |
|--------------|-----------------------------------------------------------------------------|
| RS485_TX1+/- | Transmitted Data differential pair sends data to the communications link.   |
| RS485_RX1+/- | Received Data differential pair receives data from the communications link. |
| GND          | Power Supply GND signal                                                     |

## 8.11. LVDS Flat Panel Connector (J7)

The mITX-KBL-H LVDS connector is based on a 40-pin connector type Samtec SHF-120-10-F-D.

Figure 23: LVDS Connector

|   | 39 | 37 | 35 | 33 | 31 | 29 | 27 | 25 | 23 | 21 | 19 | 17 | 15 | 13 | 11 | 9  | 7 | 5 | 3 | 1 |  |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|--|
| Γ |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |  |
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |  |
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 10 |   |   |   |   |  |

Table 55: Pin Assignment LVDS Flat Panel Connector (J7)

| Pin | Signal     | Туре | Note          |
|-----|------------|------|---------------|
| 1   | +12 V      | PWR  | Max. 0.5 A    |
| 2   | +12 V      | PWR  | Max. 0.5 A    |
| 3   | +12 V      | PWR  | Max. 0.5 A    |
| 4   | +12 V      | PWR  | Max. 0.5 A    |
| 5   | +12 V      | PWR  | Max. 0.5 A    |
| 6   | GND        | PWR  |               |
| 7   | +5 V       | PWR  | Max. 0.5 A    |
| 8   | GND        | PWR  |               |
| 9   | LCDVCC     | PWR  | Max. 0.5 A    |
| 10  | LCDVCC     | PWR  | Max. 0.5 A    |
| 11  | DDC CLK    | ОТ   | 2.2 ΚΩ, 3.3 V |
| 12  | DDC DATA   | OT   | 2.2 ΚΩ, 3.3 V |
| 13  | BKLTCTL    | ОТ   | 3.3 V level   |
| 14  | VDD ENABLE | OT   | 3.3 V level   |
| 15  | BKLTEN#    | OT   | 3.3 V level   |
| 16  | GND        | PWR  |               |
| 17  | LVDS A0-   | LVDS |               |
| 18  | LVDS A0+   | LVDS |               |
| 19  | LVDS A1-   | LVDS |               |
| 20  | LVDS A1+   | LVDS |               |
| 21  | LVDS A2-   | LVDS |               |
| 22  | LVDS A2+   | LVDS |               |
| 23  | LVDS ACLK- | LVDS |               |
| 24  | LVDS ACLK+ | LVDS |               |
| 25  | LVDS A3-   | LVDS |               |
| 26  | LVDS A3+   | LVDS |               |
| 27  | GND        | PWR  |               |
| 28  | GND        | PWR  |               |
| 29  | LVDS BO-   | LVDS |               |
| 30  | LVDS B0+   | LVDS |               |
| 31  | LVDS B1-   | LVDS |               |

| Pin | Signal     | Туре | Note |
|-----|------------|------|------|
| 32  | LVDS B1+   | LVDS |      |
| 33  | LVDS B2-   | LVDS |      |
| 34  | LVDS B2+   | LVDS |      |
| 35  | LVDS BCLK- | LVDS |      |
| 36  | LVDS BCLK+ | LVDS |      |
| 37  | LVDS B3-   | LVDS |      |
| 38  | LVDS B3+   | LVDS |      |
| 39  | GND        | PWR  |      |
| 40  | GND        | PWR  |      |



The on-board LVDS connector supports single and dual channel, 18/24 bit SPWG panels, up to a resolution of 1600x1200 px or 1920x1080 px and with limited frame rate up to 1920x1200 px.

#### Table 56: Signal Description

| Signal     | Description                                                                                                                             |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| LVDS A0A3  | LVDS A Channel data                                                                                                                     |
| LVDS ACLK  | LVDS A Channel clock                                                                                                                    |
| LVDS B0B3  | LVDS B Channel data                                                                                                                     |
| LVDS BCLK  | LVDS B Channel clock                                                                                                                    |
| BKLTCTL    | Backlight control, PWM signal to implement voltage in the range 0 V-3.3 V.                                                              |
| BKLTEN#    | Backlight enable signal (active low)                                                                                                    |
| VDD ENABLE | Output display enable                                                                                                                   |
| LCDVCC     | VCC supply to the display. 5 V or 3.3 V (1 A maximum) selected in BIOS setup menu.<br>Power sequencing depends on LVDS panel selection. |
| DDC CLK    | DDC Channel Clock                                                                                                                       |
| GND        | Power Supply GND signal                                                                                                                 |



Windows API will be available to operate the BKLTCTL signal. Some Inverters have a limited voltage range 0 V - 2.5 V for this signal: If voltage is > 2.5 V the inverter might latch up. Some inverters generate noise on the BKLTCTL signal, causing LVDS transmission to fail (corrupted picture on the display). By adding a 1 K $_{\Omega}$  resistor in series with this signal, mounted at the inverter end of the cable kit, noise is limited and the picture is stable. If the Backlight Enable is required to be active high then check the BIOS setup menus.

## 8.12. Feature Connector (J26)

#### Figure 24: Feature Connector

| 43 | 41 | 39 | 37 | 35 | 33 | 31 | 29 | 27 | 25 | 23 | 21 | 19 | 17 | 15 | 13  | 11 | 9  | 7 | 5 | 3 | 1 |  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|---|---|---|---|--|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |   |   |   |   |  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |   |   |   |   |  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |   |   |   |   |  |
|    | 40 | 40 | 20 | 26 | 24 | 22 | 20 | 20 | 20 | 24 | 22 | 20 | 10 | 10 | 1 4 | 12 | 10 | • | ~ |   | 2 |  |

### Table 57: Pin Assignment Feature Connector (J26)

| Pin | Signal    | Type | loh / lol   | Pull U / D | Note                                        |
|-----|-----------|------|-------------|------------|---------------------------------------------|
| 1   | INTRUDER# | 1    |             | 2 ΜΩ /     | Pull-up to on-board Battery                 |
| 2   | SMBC      |      | /4 mA       | 10 KΩ /    | Pull-up to +3.3 V dual (+3.3 V or SB 3.3 V) |
| 3   | S4#       | 0    | 25 mA/25 mA |            |                                             |
| 4   | SMBD      |      | /4 mA       | 10 KΩ /    | Pull-up to +3.3 V dual (+3.3 V or SB 3.3 V) |
| 5   | PWR_OK    | 0    | 25 mA/25 mA |            |                                             |
| 6   | EXT_BAT   | PWR  |             |            |                                             |
| 7   | NC        |      |             |            |                                             |
| 8   | NC        |      |             |            |                                             |
| 9   | SB3V3     | PWR  |             |            |                                             |
| 10  | SB5V      | PWR  |             |            |                                             |
| 11  | GPI00     | IOT  |             |            |                                             |
| 12  | GPIO1     | IOT  |             |            |                                             |
| 13  | GPIO2     | IOT  |             |            |                                             |
| 14  | GPIO3     | IOT  |             |            |                                             |
| 15  | GPIO4     | IOT  |             |            |                                             |
| 16  | GPIO5     | IOT  |             |            |                                             |
| 17  | GPI06     | IOT  |             |            |                                             |
| 18  | GPIO7     | IOT  |             |            |                                             |
| 19  | GND       | PWR  |             |            |                                             |
| 20  | GND       | PWR  |             |            |                                             |
| 21  | GPI08     | I    |             |            |                                             |
| 22  | GPIO9     | I    |             |            |                                             |
| 23  | GPI010    | I    |             |            |                                             |
| 24  | GPIO11    | I    |             |            |                                             |
| 25  | GPI012    | I    |             |            |                                             |
| 26  | GPI013    | IOT  |             |            |                                             |
| 27  | GPI014    | IOT  |             |            |                                             |
| 28  | GPIO15    | IOT  |             |            |                                             |
| 29  | GPIO16    | IOT  |             |            |                                             |
| 30  | GPIO17    | IOT  |             |            |                                             |
| 31  | GND       | PWR  |             |            |                                             |
| 32  | GND       | PWR  |             |            |                                             |
| 33  | EGCLK     | 0    | 8 /8 mA     |            |                                             |
| 34  | EGCS#     | 0    | 8 /8 mA     |            |                                             |

| Pin | Signal | Туре | loh / Iol | Pull U / D | Note |
|-----|--------|------|-----------|------------|------|
| 35  | EGAD   |      | 8 /8 mA   |            |      |
| 36  | TMA0   | 0    |           |            |      |
| 37  | +12 V  | PWR  |           |            |      |
| 38  | GND    | PWR  |           |            |      |
| 39  | NC     |      |           |            |      |
| 40  | NC     |      |           |            |      |
| 41  | GND    | PWR  |           |            |      |
| 42  | GND    | PWR  |           |            |      |
| 43  | GND    | PWR  |           |            |      |
| 44  | S3#    | 0    | 25 /25 mA |            |      |

#### Table 58: Signal Description

| Signal    | Description                                                                                                                                                                           |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INTRUDER# | Also known as, CASE OPEN. Used to detect if the system case has been opened. This signal's status is readable, so it may be used like a GPI when the intruder switch is not required. |
| SMBC      | SMBus clock signal                                                                                                                                                                    |
| SMBD      | SMBus data signal                                                                                                                                                                     |
| S3#       | S3 sleep mode, active low output, optionally used to deactivate external system.                                                                                                      |
| S4#       | S4 sleep mode, active low output, optionally used to deactivate external system.                                                                                                      |
| PWR_OK    | Power OK, signal is high if no power failures are detected.<br>(This is not the same as the P_OK signal generated by ATX PSU).                                                        |
| EXT_BAT   | (EXTernal BATtery) option for connecting + terminal of an external primary cell battery (2.5 V - 3.47 V) (– terminal connected to GND).                                               |
|           | The external battery is protected against charging and can be used with or without the on-board battery installed.                                                                    |
| SB3V3     | Maximum load is 0.75 A (1.5 A < 1 sec.)                                                                                                                                               |
| SB5 V     | StandBy +5 V supply.                                                                                                                                                                  |
| GPIO017   | General Purpose Inputs /Output. These signals may be controlled or monitored with the use of the KT-API-V2 (Application Programming Interface).                                       |
| EGCLK     | Extend GPIO clock signal                                                                                                                                                              |
| EGAD      | Extend GPIO address data signal                                                                                                                                                       |
| EGCS#     | Extend GPIO chip select signal, active low                                                                                                                                            |
| TMA0      | Timer output                                                                                                                                                                          |
| +12 V     | Max. load is 0.75 A (1.5 A < 1 sec.)                                                                                                                                                  |
| GND       | Power Supply GND signal                                                                                                                                                               |

The GPIOs are controlled via the ITE IT8528E Embedded Controller. Each GPIO has 100 pF to ground, clamping diode to 3.3 V and has multiplexed functionality. Some pins can be DAC (Digital to Analogue Converter) output, PWM (Pulse Width Modulated) signal output, ADC (Analogue to Digital Converter) input, TMRI (Timer Counter Input), WUI (Wake Up Input), RI (Ring Indicator Input) or some special function.

| Signal | IT8528E Pin Name       | Туре         | Description |
|--------|------------------------|--------------|-------------|
| GPIO0  | DAC0/GPJ0              | A0/105       |             |
| GPI01  | DAC1/GPJ1              | A0/105       |             |
| GPIO2  | DAC2/GPJ2              | A0/105       |             |
| GPIO3  | DAC3/GPJ3              | A0/105       |             |
| GPIO4  | PWM2/GPA2              | 08/105       |             |
| GPI05  | PWM3/GPA3              | 08/105       |             |
| GPIO6  | PWM4/GPA4              | 08/105       |             |
| GPI07  | PWM5/GPA5              | 08/105       |             |
| GPI08  | ADC0/GPI0              | AI/IS        |             |
| GPI09  | ADC1/GPI1              | AI/IS        |             |
| GPI10  | ADC2/GPI2              | AI/IS        |             |
| GPI11  | ADC3/GPI3              | AI/IS        |             |
| GPI12  | ADC4/WUI28/GPI4        | AI/IS/IS     |             |
| GPI13  | RI1#/WUI0/GPD0         | IS/IS/IOS    |             |
| GPI14  | RI2#/WUI1/GPD1         | IS/IS/IOS    |             |
| GPI15  | TMRI0/WUI2/GPC4        | IS/IS/IOS    |             |
| GPI16  | TMRI1/WUI3/GPC6        | IS/IS/IOS    |             |
| GPI17  | L80HLAT/BA0/WUI24/GPE0 | 04/04/IS/I0S |             |

Figure 25: Available Cable Kit: PN 1052-5885 Cable, Feature 44pol 1 to1, 300 mm



## 8.13. SPI Connector (J9)

The SPI Connector is normally not used, it is for Kontron use. In case of BIOS corruption, it can be used to recover the BIOS SPI chip via an external SPI Flash IC Programmer.

### Figure 26: SPI Connector 12-Pin Connector



### Table 60: Pin Assignment SPI Connector (J9)

| Pin | Signal        | Туре | loh / Iol | Pull U / D     | Note |
|-----|---------------|------|-----------|----------------|------|
| 1   | CLK           |      |           |                |      |
| 2   | SB3V3         | PWR  |           |                |      |
| 3   | CSO#          | I    |           |                |      |
| 4   | ADDIN         | 10   |           | - / 10 KΩ      |      |
| 5   | V_SPI         |      |           | 10 KΩ /-       |      |
| 6   | NC            |      |           |                |      |
| 7   | MOSI          | 10   |           | 10 KΩ /-       |      |
| 8   | ISOLATE#      | 10   |           | <b>100 Κ</b> Ω |      |
| 9   | MISO          | 10   |           |                |      |
| 10  | GND           | PWR  |           |                |      |
| 11  | SPI_I02_#WP   | 10   |           | 1 KΩ/-         |      |
| 12  | SPI_I03_#HOLD | 10   |           | 1 ΚΩ           |      |

### Table 4: Signal Description

| Signal        | Description                                                                                                                                                                                                                                            |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CLK           | Serial clock                                                                                                                                                                                                                                           |  |
| V_SPI         | 3.3 V Standby voltage power line. Normal output power, but when the motherboard is turned off, the on-board SPI Flash can be a 3.3 V power sourced via this pin.                                                                                       |  |
| SB3V3         | 3.3 V Standby voltage power line. Normal output power, but when the motherboard is turned off, the on-board SPI Flash can be 3.3 V power sourced via this pin.                                                                                         |  |
| CSO#          | CS0# Chip Select 0, active low                                                                                                                                                                                                                         |  |
| ADDIN         | ADDIN input signal must be NC                                                                                                                                                                                                                          |  |
| MOSI          | Master Output, Slave Input                                                                                                                                                                                                                             |  |
| ISOLATE#      | The ISOLATE# input, active low, is normally NC, but must be connected to GND when programming the SPI flash. The power supply to the motherboard must be turned off when loading SPI flash.The pull up resistor is connected via diode to 5 V Standby. |  |
| MISO          | Master Input, Slave Output                                                                                                                                                                                                                             |  |
| SPI_IO2_#WP   | SPI Data I/O: A bidirectional signal used to support dual IO fast read, quad IO fast read and quad output fast read modes. The signal is not used in dual output fast read mode.                                                                       |  |
| SPI_IO3_#HOLD | SPI Data I/O: A bidirectional signal used to support dual IO fast read, quad IO fast read and quad output fast read modes. The signal is not used in dual output fast read mode.                                                                       |  |
| GND           | Power Supply GND signal                                                                                                                                                                                                                                |  |

## 8.14. SPI Connector for External Fast GPIO Expander (J36)

The mITX-KBL-H supports a 6-pin external SPI for external fast General Purpose Input/Output (GPIO) support. The configurable input output pins are implemented to support the mITX –KBL-H with clock, chip select and two configurable signal options (Master to Slave or Slave to Master).

| Pin | Signal   | Туре | loh / lol | Pull U / D | Note |
|-----|----------|------|-----------|------------|------|
| 1   | SB3V3    | PWR  |           |            |      |
| 2   | SPI MOSI | I/O  |           |            |      |
| 3   | SPI MISO | I/O  |           |            |      |
| 4   | SPI CLK  | 0    |           |            |      |
| 5   | SPI CS#  | 0    |           |            |      |
| 6   | GND      | PWR  |           |            |      |

#### Table 61: Pin Assignment SPI connector for Fast GPIO Expander (J36)

## Table 62: Signal Description

| Signal   | Description                                                                                                                                                                  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SB3V3    | 3.3 V Standby voltage power line. Normal output power, but when the motherboard is turned off, the on-board SPI Flash connector can supply a 3.3 V power source via this pin |  |
| SPI MOSI | SPI signal (Master Out Slave In)                                                                                                                                             |  |
| SPI MISO | SPI signal (Master In Slave Out)                                                                                                                                             |  |
| SPI CLK  | SPI signal (Clock)                                                                                                                                                           |  |
| SPI CS#  | SPI signal (Chip Select)                                                                                                                                                     |  |
| GND      | Power Supply ground signal                                                                                                                                                   |  |

## 8.15. Switches and Jumpers

## 8.15.1. Always On Jumper Setting (J39)

The "Always On" jumper (J39) can be used to automatically power up the board.

The jumper has three pins. Pin 1-2 is the "Always On" position and not mounted is the default position. More information on setting the "Always On" Jumper (J39) can be found in the following table.

### Figure 27: Always On Jumper



### Table 63: Always On Jumper Description (J39)

| J39 Position | Description                                                                                                                                                                                   |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin 1-2      | Always On (Auto powers on the board when the external power supply is switched on)                                                                                                            |
| Pin 2-3      | Default position (Always On feature is disabled). It might be necessary to activate the power on button (PWRBTN_IN#) on the Front Panel connector (FRONTPNL) in order to switch on the board. |
| -            | Same as the default position                                                                                                                                                                  |

"-" = jumper not set



Don't leave the jumper in position 1-2. If power is disconnected, the battery will fully deplete within a few weeks.

## 8.15.2. Clear CMOS Jumper (J37)

The "Clear CMOS" jumper (J37) can be used to reset the Real Time Clock (RTC) and drain the RTC well.

The jumper has one position: Pin 1-2 and not mounted (default position). More information on setting the "Clear CMOS" jumper can be found in the following table.

### Figure 28: Clear CMOS Jumper



| J37 Position | Description                                                                   |  |  |
|--------------|-------------------------------------------------------------------------------|--|--|
| Pin 1-2      | Clear CMOS RTC content (Board does not boot with the jumper in this position) |  |  |
| -            | Default position                                                              |  |  |
|              |                                                                               |  |  |

Table 64: Clear CMOS Jumper Description (J37)

"-" = jumper not set



Do not leave the jumper in position 1-2, otherwise if the power is disconnected, the battery will fully deplete within a few weeks.

## 8.15.3. Load BIOS Default Jumper (J38)

The "Load BIOS Default" jumper (J38) can be used to recover from incorrect BIOS settings. For example, an incorrect BIOS setting that causes the attached display not to turn on can be erased by this jumper. More information on setting the "Load BIOS Default" jumper can be found in the following table.

### Figure 29: Load BIOS Default Jumper



#### Table 65: Load BIOS Default Jumper Description (J38)

| J38 Position | Description                                                                                                |
|--------------|------------------------------------------------------------------------------------------------------------|
| Pin 1-2      | Loads default BIOS settings and erases the password. Board does not boot with the jumper in this position. |
| -            | Default position                                                                                           |

-" = jumper not set



Do not leave the jumper in position 1-2, otherwise the board will always load the factory default on every power on and is not able to retain any user settings.

To load default BIOS settings and erase password:

- 1. Turn off power completely (no +12 V to +24 V supply).
- 2. Place the jumper to position 1-2.
- 3. Turn on power.
- 4. Motherboard beeps fast 20 times and turns off.
- 5. Turn off power.
- 6. Disconnect the jumper.
- 7. Turn on power, use the Power-On button (PWRBTN\_IN#) if required to boot.

Motherboard might automatically reboot a few times. Wait until booting is completed.

## 8.16. Slot Connectors (PCIe, miniPCIe, SIM-Card and M.2)

The mITX-KBL-H supports the following slot connectors:

1 xPCIe x16 (16-lane) PCI Express port (J4) 1 x miniPCIe or mSATA, USB 2.0 (J17) 1x SIM-card socket (J20) 1x optional M.2 (J18)

## 8.16.1. PCI-Express x16 Connector (J4)

The mITX-KBL-H supports PCI express x 16 via slot J4 and supports PEG Bifurcation. PEG Bifurcation enables the PCI Express lanes to be divided into:

- > 2x PCIe x8
- 1x PCIe x8 + 2x PCIe x4



For PEG Bifurcation to function a PCIe Riser Card with bifurcation and hardware modification is required.

### Figure 30: Bifurcation Hardware Setup



### Table 66: CPU Strap Pin

| Pin Name                     | Usage                                          | Configuration                            |
|------------------------------|------------------------------------------------|------------------------------------------|
| CFG[0]                       | Stall reset sequence after PCU, PLL lock until | 1 = Normal Operation; No stall (Default) |
|                              | de-asserted                                    | 0 = Stall                                |
| CFG[2]                       | PCI Express* Static x16 Lane                   | 1 = Normal Operation (Default)           |
|                              | Numbering Reversal                             | 0 = Lane numbers reversed                |
| CFG[4]                       | eDP enable                                     | 1 = Disabled (Default)                   |
|                              |                                                | 0 = Enabled                              |
| CFG[6:5]                     | PCI Express* Bifurcation                       | 00 = 1 x8, 2 x4 PCI Express              |
|                              |                                                | 01 = Reserved                            |
|                              |                                                | 10 = 2 x8 PCI Express                    |
|                              |                                                | 11 = 1 x16 PCI Express (Default)         |
| CFG[7]                       | PEG Training                                   | 1 = PEG Train immediately following      |
|                              |                                                | RESET# de-assertion (Default)            |
|                              |                                                | 0 = PEG Wait for BIOS for training       |
| CFG[1], CFG [3]<br>CFG[19:8] | Reserved configuration lanes                   |                                          |

The 16-lane (x16) PCI Express (J4) (PCIe 2.0 and PCIe 3.0) port can be used for external PCI Express cards inclusive graphics card. The maximum theoretical bandwidth using 16 lanes is 16 GB/s.

| Pin | Side B Connector Side A Connector |                     |               |                   |  |
|-----|-----------------------------------|---------------------|---------------|-------------------|--|
|     | Name                              | Description         | Name          | Description       |  |
| 1   | +12V                              | +12 V power         | NC            | NC                |  |
| 2   | +12V                              | +12 V power         | +12V          | +12 V power       |  |
| 3   | +12V                              | +12 V power         | +12V          | +12 V power       |  |
| 4   | GND                               | Ground              | GND           | Ground            |  |
| 5   | SMCLK                             | SMBus clock         | NC            | NC                |  |
| 6   | SMBDAT                            | SMBus data          | NC            | NC                |  |
| 7   | GND                               | Ground              | NC            | NC                |  |
| 8   | +3V3                              | +3.3 V power        | NC            | NC                |  |
| 9   | NC                                | NC                  | +3V3          | +3.3 V power      |  |
| 10  | SB3V3                             | 3.3v V power        | +3V3          | +3.3 V power      |  |
| 11  | WAKE#                             | Link Reactivation   | RST#          | Reset             |  |
|     | nanical Key                       | -<br>-              | 1             | 1                 |  |
| 12  | NC                                | NC                  | GND           | Ground            |  |
| 13  | GND                               | Ground              | PCIEx16CLK    | Reference Clock   |  |
| 14  | PEG_TXP[0]                        | Transmitter Lane 0, | PCIE_x16 CLK# | Differential pair |  |
| 15  | PEG_TXN[0]                        | Differential pair   | GND           | Ground            |  |
| 16  | GND                               | Ground              | PEG_RXP[0]    | Receiver Lane 0,  |  |
| 17  | CLKREQ                            | Clock request       | PEG_RXN[0]    | Differential pair |  |
| 18  | GND                               | Ground              | GND           | Ground            |  |
| 19  | PEG_TXP[1]                        | Transmitter Lane 1, | NC            | NC                |  |
| 20  | PEG_TXN[1]                        | Differential pair   | GND           | Ground            |  |
| 21  | GND                               | Ground              | PEG_RXP[1]    | Receiver Lane 1,  |  |
| 22  | GND                               | Ground              | PEG_RXN[1]    | Differential pair |  |
| 23  | PEG_TXP[2]                        | Transmitter Lane 2, | GND           | Ground            |  |
| 24  | PEG_TXN[2]                        | Differential pair   | GND           | Ground            |  |
| 25  | GND                               | Ground              | PEG_RXP[2]    | Receiver Lane 2,  |  |
| 26  | GND                               | Ground              | PEG_RXN[2]    | Differential pair |  |
| 27  | PEG_TXP[3]                        | Transmitter Lane 3, | GND           | Ground            |  |
| 28  | PEG_TXN[3]                        | Differential pair   | GND           | Ground            |  |
| 29  | GND                               | Ground              | PEG_RXP[3]    | Receiver Lane 3,  |  |
| 30  | NC                                | NC                  | PEG_RXN[3]    | Differential pair |  |
| 31  | CLKREQ                            | Clock request       | GND           | Ground            |  |
| 32  | GND                               | Ground              | NC            | NC                |  |
| 33  | PEG_TXP[4]                        | Transmitter Lane 4, | NC            | NC                |  |
| 34  | PEG_TXN[4]                        | Differential pair   | GND           | Ground            |  |
| 35  | GND                               | Ground              | PEG_RXP[4]    | Receiver Lane 4,  |  |
| 36  | GND                               | Ground              | PEG_RXN[4]    | Differential pair |  |
| 37  | PEG_TXP[5]                        | Transmitter Lane 5, | GND           | Ground            |  |

Table 67: Pin Assignment PCIe (x16) Slot Connector (J4)

| Dire | mit X-KBL-H-LM238 - Doc. Rev. 1.4 |                      |             |                                 |  |  |
|------|-----------------------------------|----------------------|-------------|---------------------------------|--|--|
| Pin  | Name                              | Side B Connector     | Name        | Side A Connector<br>Description |  |  |
| 38   | PEG_TXN[5]                        | Differential pair    | GND         | Ground                          |  |  |
| 39   | GND                               | Ground               | PEG_RXP[5]  | Receiver Lane 5,                |  |  |
| 40   | GND                               | Ground               | PEG_RXN[5]  | Differential pair               |  |  |
| 41   | PEG_TXP[6]                        | Transmitter Lane 6,  | GND         | Ground                          |  |  |
| 42   | PEG_TXN[6]                        | Differential pair    | GND         | Ground                          |  |  |
| 43   | GND                               | Ground               | PEG_RXP[6]  | Receiver Lane 6,                |  |  |
| 44   | GND                               | Ground               | PEG_RXN[6]  | Differential pair               |  |  |
| 45   | PEG_TXP[7]                        | Transmitter Lane 7,  | GND         | Ground                          |  |  |
| 46   | PEG_TXN[7]                        | Differential pair    | GND         | Ground                          |  |  |
| 47   | GND                               | Ground               | PEG_RXP[7]  | Receiver Lane 7,                |  |  |
| 48   | CLKREQ                            | Clock request        | PEG_RXN[7]  | Differential pair               |  |  |
| 49   | GND                               | Ground               |             | Ground                          |  |  |
| 50   | PEG_TXP[8]                        | Transmitter Lane 8,  | NC          | NC                              |  |  |
| 51   | PEG_TXN[8]                        | Differential pair    | GND         | Ground                          |  |  |
| 52   |                                   | Ground               | PEG_RXP[8]  | Receiver Lane 8,                |  |  |
| 53   | GND                               | Ground               | PEG_RXN[8]  | Differential pair               |  |  |
| 54   | PEG_TXP[9]                        | Transmitter Lane 9,  | GND         | Ground                          |  |  |
| 55   | PEG_TXN[9]                        | Differential pair    | GND         | Ground                          |  |  |
| 56   | GND                               | Ground               | PEG_RXP[9]  | Receiver Lane 9,                |  |  |
| 57   | GND                               | Ground               | PEG_RXN[9]  | Differential pair               |  |  |
| 58   | PEG_TXP[10]                       | Transmitter Lane 10, | GND         | Ground                          |  |  |
| 59   | PEG_TXN[10]                       | Differential pair    | GND         | Ground                          |  |  |
| 60   | GND                               | Ground               | PEG_RXP[10] | Receiver Lane 10,               |  |  |
| 61   | GND                               | Ground               | PEG_RXN[10] | Differential pair               |  |  |
| 62   | PEG_TXP[11]                       | Transmitter Lane 11, | GND         | Ground                          |  |  |
| 63   | PEG_TXN[11]                       | Differential pair    | GND         | Ground                          |  |  |
| 64   | GND                               | Ground               | PEG_RXP[11] | Receiver Lane 11,               |  |  |
| 65   | GND                               | Ground               | PEG_RXN[11] | Differential pair               |  |  |
| 66   | PEG_TXP[12]                       | Transmitter Lane 12, | GND         | Ground                          |  |  |
| 67   | PEG_TXN[12]                       | Differential pair    | GND         | Ground                          |  |  |
| 68   | GND                               | Ground               | PEG_RXP[12] | Receiver Lane 12,               |  |  |
| 69   | GND                               | Ground               | PEG_RXN[12] | Differential pair               |  |  |
| 70   | PEG_TXP[13]                       | Transmitter Lane 13, | GND         | Ground                          |  |  |
| 71   | PEG_TXN[13]                       | Differential pair    | GND         | Ground                          |  |  |
| 72   | GND                               | Ground               | PEG_RXP[13] | Receiver Lane 12,               |  |  |
| 72   | GND                               | Ground               | PEG_RXN[13] | Differential pair               |  |  |
| 74   | PEG_TXP[14]                       | Transmitter Lane 14, | GND         | Ground                          |  |  |
| 75   | PEG_TXN[14]                       | Differential pair    | GND         | Ground                          |  |  |
| 76   | GND                               | Ground               | PEG_RXP[14] | Receiver Lane 14,               |  |  |
| 77   | GND                               | Ground               | PEG_RXN[14] | Differential pair               |  |  |
| 78   | PEG_TXP[15]                       | Transmitter Lane 15, | GND         | Ground                          |  |  |
| 79   | PEG_TXN[15]                       | Differential pair    | GND         | Ground                          |  |  |
|      |                                   |                      |             |                                 |  |  |

| Pin | Side B Connector |               | Side A Connector |                   |
|-----|------------------|---------------|------------------|-------------------|
|     | Name             | Description   | Name             | Description       |
| 80  | GND              | Ground        | PEG_RXP[15]      | Receiver Lane 15, |
| 81  | CLKREQ           | Clock request | PEG_RXN[15]      | Differential pair |
| 82  | NC               | NC            | GND              | Ground            |



CLKREQ is connected to GND on the motherboard.

## 8.16.2. miniPCIe, mSATA, USB2.0 (J17) and SIM-Card Support (J20)

The mITX-KBL-H supports either mPCIe or mSATA cards, and USB 2.0 via slot (J17). MicroSIM-cards are supported via slot (J20). The SIM-card socket makes it possible to use a 2G/3G-wireless modem in this mPCIe slot.

| Pin | Signal                | Туре | loh / Iol | Pull U / D | Note                            |
|-----|-----------------------|------|-----------|------------|---------------------------------|
| 1   | WAKE#                 | 0    |           |            |                                 |
| 2   | +3V3                  | PWR  |           |            |                                 |
| 3   | NC                    | NC   |           |            |                                 |
| 4   | GND                   | PWR  |           |            |                                 |
| 5   | NC                    | NC   |           |            |                                 |
| 6   | +1.5V                 | PWR  |           |            |                                 |
| 7   | CLKREQ#               | 0    |           |            | 10 K $\Omega$ pull-up to 3.3 V. |
| 8   | NC                    | PWR  |           |            |                                 |
| 9   | GND                   | PWR  |           |            |                                 |
| 10  | NC                    | NC   |           |            |                                 |
| 11  | PCIE_REFCLK5-         | 1    |           |            |                                 |
| 12  | NC                    | NC   |           |            |                                 |
| 13  | PCIE_REFCLK5+         | 1    |           |            |                                 |
| 14  | NC                    | NC   |           |            |                                 |
| 15  | GND                   | PWR  |           |            |                                 |
| 16  | NC                    | NC   |           |            |                                 |
| 17  | NC                    | NC   |           |            |                                 |
| 18  | GND                   | PWR  |           |            |                                 |
| 19  | NC                    | NC   |           |            |                                 |
| 20  | W_Disable#            | 1    |           |            | 10 KΩ pull-up to 3.3 V          |
| 21  | GND                   | PWR  |           |            |                                 |
| 22  | RST#                  | 1    |           |            |                                 |
| 23  | PCIE14/SATA_RX<br>1B- | 0    |           |            |                                 |
| 24  | +3.3 V                | PWR  |           |            |                                 |
| 25  | PCIE14/SATA_RX<br>1B+ | 0    |           |            |                                 |
| 26  | GND                   | PWR  |           |            |                                 |
| 27  | GND                   | PWR  |           |            |                                 |

#### Table 68: Pin Assignment mPCIe with mSATA,/USB2.0 and SIM Card

| Pin | Signal                | Туре | loh / lol | Pull U / D | Note                   |
|-----|-----------------------|------|-----------|------------|------------------------|
| 28  | +1.5 V                | PWR  |           |            |                        |
| 29  | GND                   | PWR  |           |            |                        |
| 30  | SMB_CLK               | 1    |           |            |                        |
| 31  | PCIE14/SATA_TX<br>1B- | 1    |           |            |                        |
| 32  | SMB_DATA              | 10   |           |            |                        |
| 33  | PCIE14/SATA_TX<br>1B+ | 1    |           |            |                        |
| 34  | GND                   | PWR  |           |            |                        |
| 35  | GND                   | PWR  |           |            |                        |
| 36  | USB_D8-               | 10   |           |            |                        |
| 37  | GND                   | PWR  |           |            |                        |
| 38  | USB1_D8+              | 10   |           |            |                        |
| 39  | +3V3                  | PWR  |           |            |                        |
| 40  | GND                   | PWR  |           |            |                        |
| 41  | +3V3                  | PWR  |           |            |                        |
| 42  | NC                    | NC   |           |            |                        |
| 43  | MSATA_DET             | 0    |           |            | 10 KΩ pull-up to 3.3 V |
| 44  | NC                    | NC   |           |            |                        |
| 45  | CL_CLK                | 1    |           |            |                        |
| 46  | NC                    | NC   |           |            |                        |
| 47  | CL_DATA               | 10   |           |            |                        |
| 48  | +1.5 V                | PWR  |           |            |                        |
| 49  | CL_RSTB               | 1    |           |            |                        |
| 50  | GND                   | PWR  |           |            |                        |
| 51  | W_Disable_N           | NC   |           |            |                        |
| 52  | +3V3                  | PWR  |           |            |                        |

## 8.16.3. M.2 (J18)

The mITX-KBL-H supports M.2 via a socket 3, M key, 2280 slot (J18). The M.2 specification enables four PCI express lanes and one logical SATA 3.0 port to be exposed through the same slot. The M.2 slot supports:

4-lane PCIe 3.0 1 x Serial ATA 3.0 6 Gbit/s

The M.2 option is only available for specific part numbers.

PCIe M.2 and SATA M.2 require the following BIOS depending on the class code options below.

#### Table 69: M.2 Connector

| M.2 SSD           | Boot          | Storage   |
|-------------------|---------------|-----------|
| PCIE M.2 SSD with | Supported     | Supported |
| NVME class code   |               |           |
| PCIE M.2 SSD with | Not supported | Supported |
| AHCI class code   |               |           |
| SATA M.2 SSD      | Supported     | Supported |

### Table 70: Pin Assignment M.2 (J18)

| Pin | Signal      | Туре |
|-----|-------------|------|
| 1   | M2_Config_3 | 0    |
| 2   | V_3V3_M2    | PWR  |
| 3   | GND         | PWR  |
| 4   | V_3V3_M2    | PWR  |
| 5   | PCIE12_RX-  | 0    |
| 6   | NC          |      |
| 7   | PCIE12_RX+  | 0    |
| 8   | NC          |      |
| 9   | GND         | PWR  |
| 10  | NC          |      |
| 11  | PCIE12_TX-  | 1    |
| 12  | V_3V3_M2    | PWR  |
| 13  | PCIE12_TX+  | 1    |
| 14  | V_3V3_M2    | PWR  |
| 15  | GND         | PWR  |
| 16  | V_3V3_M2    | PWR  |
| 17  | PCIE11_RX-  | 0    |
| 18  | V_3V3_M2    | PWR  |
| 19  | PCIE11_RX+  | 0    |
| 20  | NC          |      |
| 21  | GND         | PWR  |
| 22  | NC          |      |
| 23  | PCIE11_TX-  | 1    |
| 24  | NC          |      |
| 25  | PCIE11_TX+  | 1    |
| 26  | NC          |      |

| Pin | Signal             | Туре |
|-----|--------------------|------|
| 27  | GND                | PWR  |
| 28  | NC                 |      |
| 29  | PCIE10_RX-         | 0    |
| 30  | NC                 |      |
| 31  | PCIE0_RX+          | 0    |
| 32  | NC                 |      |
| 33  | GND                | PWR  |
| 34  | NC                 |      |
| 35  | PCIE10_TX-         | 1    |
| 36  | NC                 |      |
| 37  | PCIE10_TX+         | 1    |
| 38  | SSO_Deep_SLP       | 1    |
| 39  | GND                | PWR  |
| 40  | NC                 |      |
| 41  | PCIE9_SATA0A_RX-   | 0    |
| 42  | NC                 |      |
| 43  | PCIE9_SATA0A_RX+   | 0    |
| 44  | NC                 |      |
| 45  | GND                | PWR  |
| 46  | NC                 |      |
| 47  | PCIE9_SATA0A_TX-   | 1    |
| 48  | NC                 |      |
| 49  | PCIE9_SATA0A_TX+   | 1    |
| 50  | PCH_PLT_RST_BUFF   | 1    |
| 51  | GND                | PWR  |
| 52  | M2_CLKREQ          | 0    |
| 53  | M2_REFCLK6-        | 1    |
| 54  | PCH_WAKE           | 0    |
| 55  | M2_REFCLK6+        | 1    |
| 56  | NC                 |      |
| 57  | GND                | PWR  |
| 58  | NC                 |      |
| 59  | Connector key (NC) |      |
| 60  | Connector key (NC) |      |
| 61  | Connector key (NC) |      |
| 62  | Connector key (NC) |      |
| 63  | Connector key (NC) |      |
| 64  | Connector key (NC) |      |
| 65  | Connector key (NC) |      |
| 66  | Connector key (NC) |      |
| 67  | NC                 |      |
| 68  | SUSCLK             | 1    |
| 69  | M2_Config_1        | 0    |

| Pin | Signal      | Туре |
|-----|-------------|------|
| 70  | V_3V3_M2    | PWR  |
| 71  | GND         | PWR  |
| 72  | V_3V3_M2    | PWR  |
| 73  | GND         | PWR  |
| 74  | V_3V3_M2    | PWR  |
| 75  | M2_Config_2 | 0    |

## 8.17. SATA Power Connectors (J23 and J24)

The SATA power connectors J23 and J24 can be used to power up SATA HDD and SSD that require 12V or/and 5V inputs.

### Figure 31: SATA Power Connector



### Table 71: Pin Assignment

| Pin | Signal | Description | Туре |
|-----|--------|-------------|------|
| 1   | 5 V    | Power +5 V  | PWR  |
| 2   | GND    | Ground      | PWR  |
| З   | GND    | Ground      | PWR  |
| 4   | 12 V   | Power +12 V | PWR  |

## Table 72: Signal Description

| Signal | Description                                                                                | Туре |
|--------|--------------------------------------------------------------------------------------------|------|
| GND    | Power Supply GND signal                                                                    | PWR  |
| 12 V   | +12 V supply for SATA HDD or SSD. A<br>maximum of 550 mA can be supplied<br>from this pin. | PWR  |
| 5 V    | +5 V supply for SATA HDD or SSD. A<br>maximum of 1000 mA can be<br>supplied from this pin. | PWR  |

# 9/On-Board Connectors & Mating Connector Types

The mating connectors/cables are connectors or cable kits that fit the on-board connector. The Kontron cable kits marked with "\*" are included in the "mITX-KBL-H Cable & Driver Kit" PN 826603.

| Connector               | On-Board Connectors |                            | Mating Connectors/Cables |                    |
|-------------------------|---------------------|----------------------------|--------------------------|--------------------|
|                         | Manufact.           | Type no.                   | Manufact.                | Type no.           |
| FANCPU, FANSYS          | Foxconn             | HF2704E-M1                 | AMP                      | 1375820-4 (4-pole) |
| (J33, J34)              | Molex               | 47053-1000                 | AMP                      | 1375820-3 (3-pole) |
| SATA 1, 2, 3, 4         | Lotes               | ABA-SAT-010-K08            | Molex                    | 67489-8005         |
| (J10, J12, J11, J13)    |                     |                            | Kontron                  | 821035 (kit)       |
| SATA Power 1,2          | Molex               | 22-23-2041                 | Molex                    | 22-01-2045         |
| (J23, J24)              | TE Connectivity     | 640456-4                   | TE Connectivity          | 1375820-4          |
| ATX +12V -4p (J31)      | Molex               | 39-28-1043                 | Molex                    | 39-01-2045         |
|                         | Foxconn             | HM3502E                    |                          |                    |
|                         | Lotes               | ABA-POW-003-K04            |                          |                    |
| DC Jack (J32)           | Singatron           | 2DC1003-010111             |                          |                    |
| Headphone (J29)         | Molex               | 53047-0410                 | Molex                    | 51021-0400         |
| LVDS (J7)               | Samtec              | SHF-120-01-L-D-SM-<br>K-TR | Kontron                  | 91000005           |
|                         | Pinrex              | 53C-90-40GBE0              | Kontron                  | 821515 (kit) *     |
|                         |                     |                            | Kontron                  | 821155 (kit)       |
| COM 1,(J22)             | Foxconn             | HL2205F                    | Molex                    | 90635-1103         |
|                         | Pinrex              | 510-90-10GB00              | Kontron                  | 821016 (kit)       |
|                         | Cen Link            | ZP91-014B1-10Y1            | Kontron                  | 821017 (kit) *     |
| COM 2 (J35)             | JST                 | B5B-PH-K-<br>S(LF)(SN)(P)  | JST                      | PHR-5              |
| USB 2.0 (J27, FRONTPNL) | (See<br>FRONTPNL)   |                            | Kontron                  | 821401 (kit)       |
| USB 3.0 (J3)            | Foxconn             | HLL2107-CBC2D-4H           |                          |                    |
| SPI Hardflash (J9)      | Pinrex              | 210-92-06GB01              |                          |                    |
| SPI GPIO (J36)          | Molex               | 53047-0610                 | Molex                    | 51021-0600         |
| SPDIF -OUT (J30)        | Molex               | 53047-0210                 | Molex                    | 51021-0200         |
| FRONTPNL (J27)          | Pinrex              | 510-80-24GB05              | Molex                    | 90635-1243         |
|                         | Foxconn             | HL2112V-P9                 | Kontron                  | 821042 (kit) *     |
| FEATURE (J26)           | Pinrex              | 52A-90-44GB00              | Don Connex               | A05c-44-B-G-A-1-G  |
|                         | Molex               | 87831-4420                 | Kontron                  | 1052-5885 (kit) *  |

Table 73: On-Board Connectors and Mating Connector Types



More than one connector can be listed for each type of on-board connectors even though several types with same fit, form and function are approved and could be used as alternative.

Standard connectors like DP, miniPCIe, Audio Jack, Ethernet and USB are not included in the list.

# 10/ BIOS

## 10.1. Starting the UEFI BIOS

The mITX-KBL-H is provided with a Kontron-customized, pre-installed and configured version of AMI Aptio <sup>®</sup> V UEFI BIOS. AMI BIOS firmware is based on the Unified Extensible Firmware Interface (UEFI 2.x) specification and the Intel<sup>®</sup> Platform Innovation Framework for EFI. This UEFI BIOS provides a variety of new and enhanced functions specifically tailored to the hardware features of the mITX-KBL-H.

The UEFI BIOS comes with a setup program that provides quick and easy access to the individual function settings for control or modification of the UEFI BIOS configuration. The setup program allows the accessing of various menus that provide functions or access to sub-menus with additional specific functions of their own.

To start the UEFI BIOS setup program, follow the steps below:

- 1. Power on the board.
- 2. Wait until the first characters appear on the screen (POST messages or splash screen).
- **3.** Press the <DEL> key.
- 4. If the UEFI BIOS is password-protected, a request for password will appear. Enter either the User Password or the Supervisor Password (see Chapter 10.2.4 Security Setup Menu), press <RETURN>, and proceed with step 5.
- 5. A setup menu will appear.

The mITX-KBL-H UEFI BIOS setup program uses a hot key-based navigation system. A hot key legend bar is located on the bottom of the setup screens.

The following table provides information concerning the usage of these hot keys.

| Hotkeys               | Description                                                                                                                                                     |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <f1></f1>             | The <f1> key invokes the General Help window.</f1>                                                                                                              |
| <->                   | The <minus> key selects the next lower value within a field.</minus>                                                                                            |
| <+>                   | The <plus> key selects the next higher value within a field.</plus>                                                                                             |
| <f2></f2>             | The <f2> key loads the previous values.</f2>                                                                                                                    |
| <f3></f3>             | The <f3> key loads the standard default values.</f3>                                                                                                            |
| <f4></f4>             | The <f4> key saves the current settings and exit the UEFI BIOS setup.</f4>                                                                                      |
| <→> 0r <← <b>&gt;</b> | The <left right=""> arrows selects major setup menus on the menu bar.<br/>For example: Main, Advanced, Security, etc.</left>                                    |
| <†> or <↓ <b>&gt;</b> | The <up down=""> arrows selects fields in the current menu.<br/>For example: A setup function or a sub-screen.</up>                                             |
| <esc></esc>           | The <esc> key exits a major setup menu and enter the Exit setup menu.<br/>Pressing the <esc> key in a sub-menu displays the next higher menu level.</esc></esc> |
| <return></return>     | The <return> key executes a command or select a submenu.</return>                                                                                               |

#### Table 74: UEFI BIOS Navigation Hot Keys

## 10.2. Setup Menus

The setup utility features six menus listed in the selection bar at the top of the screen:

Main Advanced Chipset Security Boot Save & Exit

The left and right arrow keys selects the setup menu The currently active menu and the currently active UEFI BIOS setup item are highlighted in white. Each Setup menu provides two main frames. The left frame displays all available functions. Functions that can be configured are displayed in blue. Functions displayed in gray provide information about the status or the operational configuration. The right frame displays an item specific help window providing an explanation of the respective function.

## 10.2.1. Main Setup Menu

Upon entering the UEFI BIOS setup program, the main setup menu is displayed. This screen lists the main setup menu sub-screens and provides basic system information as well as functions for setting the system time and date.

| Sub-screen             | Description                                                                            |
|------------------------|----------------------------------------------------------------------------------------|
| Board Information>     | Read only field                                                                        |
|                        | Displays information about the board:                                                  |
|                        | Board ID, Fab ID and LAN PHY Revision                                                  |
| Processor Information> | Read only field                                                                        |
|                        | Displays information about the CPU, BIOS and memory:                                   |
|                        | Name, Type, Frequency, Processor ID, Stepping, Package, Number of Processors,          |
|                        | Microcode Version, GT Info, VBIOS Version, GOP Version, Total memory and Memory        |
|                        | Frequency                                                                              |
| PCH Information>       | Read only field                                                                        |
|                        | Displays information about the PCH:                                                    |
|                        | Name, PCH SKU, Stepping, Hsio Revision, Package, TXT Capability Platform/PCH,          |
|                        | Production Type, Dual Output Fast, Read Support, Read ID Status Clock Frequency, Write |
|                        | and Erase, Clock Frequency, Fast Read Status Clock Frequency, Fast Read Support, Read  |
|                        | Clock Frequency, Number of Components, SPI Components, Density, Firmware Revision,     |
|                        | Firmware SKU                                                                           |
| System Language>       | Selects system language                                                                |
| System Date>           | Displays system date                                                                   |
| System Time>           | Displays system time                                                                   |

Table 75: Main Setup Menu Sub-screens and Functions
# 10.2.2. Advanced Setup Menu

The Advanced setup menu provides sub-screens and functions for advanced configurations. The following sub-screen functions are included in the menu:

**CPU** Configuration Power & Performance PCH-FW Configuration Information RTD3 Settings Over Clocking Performance Menu Intel ICC Trusted Computing **ACPI Settings** SMART Settings IT8528 Super IO Configuration Intel <sup>®</sup> BIOS GUARD Technology Serial Port Console Redirection Intel TXT Information AMI Graphic Output Protocol Policy PCI Subsystem Settings Network Stack Configuration CSM Configuration NVMe Configuration **USB** Configuration Hardware Health Configuration LAN Configuration & Show LVDS Configuration

### NOTICE

Setting items on this screen to incorrect values may cause the system to malfunction.

| Table 76: Advanced Setup Menu Sub-screens and Functions |
|---------------------------------------------------------|
|---------------------------------------------------------|

| Sub-screen                    | Function                         | Second level Sub-screen/Description                                                                 |
|-------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|
| CPU                           | CPU Configuration>               | Read only field                                                                                     |
| Configuration>                |                                  | CPU configuration parameters                                                                        |
|                               | C6DRAM>                          | Enable/disable moving Dram contents to PRM memory when CPU is in C6 state                           |
|                               | SW Guard<br>Extensions>          | Enable/disable Software Guard extension (SGX)                                                       |
|                               | Select Owner                     | Select the owner EPOCH mode                                                                         |
|                               | EPOCH Input Type>                | (No change in EPOCH owner / Change to new random owner EPOCHs<br>/Manual user defined owner EPOCHs) |
|                               | PRMRR Size>                      | Display the PRMRR                                                                                   |
|                               | CPU FLEX Ratio<br>Override>      | Enable/disable CPU flex ratio programming override                                                  |
| CPU                           | CPU Flex Ratio<br>Settings>      | Display the CPU Flex Ratio Settings                                                                 |
| Configuration><br>(continued) | Hardware<br>Prefetcher>          | Enable/disable hardware prefetcher                                                                  |
|                               | Attach Cache Line<br>Prefetcher> | Turn on/off adjacent cache lines prefetching                                                        |

| Sub-screen                    | Function                                        | Second level Sub-screen/Description                                                                                                                                     |                                                                                                      |  |  |  |
|-------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|
|                               | Intel (VMX)<br>Virtualization<br>Technology>    |                                                                                                                                                                         | Enable/disable Intel (VMX) to use additional hardware capabilities provided by Vanderpool Technology |  |  |  |
|                               | PECI>                                           | Enable/disable PECI                                                                                                                                                     |                                                                                                      |  |  |  |
|                               | Active Processor<br>Cores>                      | Display number of cores to enable in each processor package                                                                                                             |                                                                                                      |  |  |  |
|                               | Hyper Threading>                                |                                                                                                                                                                         | mized hyper-threading technology<br>nd Linux / Disable - other OS                                    |  |  |  |
|                               | BIST>                                           | Enable/disable built-in                                                                                                                                                 | self-test (BIST) on request                                                                          |  |  |  |
|                               | JTAG C10 Power>                                 | Enable/disable power J                                                                                                                                                  | TAG in C10 and deeper power states                                                                   |  |  |  |
|                               | AP Threads IDLE<br>Manner>                      | AP threads idle manner                                                                                                                                                  | for waiting signal to run                                                                            |  |  |  |
|                               | AP Threads Handoff<br>Manner>                   | AP treads handoff to O                                                                                                                                                  | 5 manner from end of post                                                                            |  |  |  |
|                               | AES>                                            | Enable/disable Advanc                                                                                                                                                   | ed Encryption Standard (AES)                                                                         |  |  |  |
|                               | Machine Check>                                  | Enable/disable machin                                                                                                                                                   | e check                                                                                              |  |  |  |
|                               | MonitorMWait>                                   | Enable/disable Monitor                                                                                                                                                  | rMWait                                                                                               |  |  |  |
|                               | Intel Trusted<br>Execution<br>Technology>       | Enable/disable utilization of additional hardware capabilities provided by Intel® Trusted Execution technology Note: Changes require a full power cycle to take effect. |                                                                                                      |  |  |  |
|                               | Alias Check Request<br>DPR Memory Size<br>(MB)> | Display alias check request DPR memory size (MB)                                                                                                                        |                                                                                                      |  |  |  |
|                               | Reset AUX Content>                              | Reset TPM Aux content<br>Note TXT may not be functional after Aux content is reset.                                                                                     |                                                                                                      |  |  |  |
|                               | Flash Wear-Out<br>Protection>                   | Enable/disable flash wear-out protection feature                                                                                                                        |                                                                                                      |  |  |  |
|                               | Current Debug<br>Interface Status>              | Display current debug interface status                                                                                                                                  |                                                                                                      |  |  |  |
|                               | Debug Interface >                               | Enable/disable debug i                                                                                                                                                  | nterface support                                                                                     |  |  |  |
|                               | Debug Interface<br>lock>                        | Enable/disable debug i                                                                                                                                                  | nterface lock                                                                                        |  |  |  |
|                               | Processor Trace<br>Memory Allocation>           | Select or disable proces                                                                                                                                                | ssor trace memory region size (Range: 4 KB- 128 MB)                                                  |  |  |  |
|                               | CPU SMM<br>Enhancement>                         | SMM Code Access<br>Check>                                                                                                                                               | Enable/disable support for SMM code access feature                                                   |  |  |  |
|                               |                                                 | SMM Use Delay<br>Indication>                                                                                                                                            | Enable/disable usage of SMM_DELAYED MSR for MP sync in SMI                                           |  |  |  |
| CPU                           |                                                 | SMM Use Block<br>Indication>                                                                                                                                            | Enable/disable usage of SMM_BLOCKED MSR for MP sync in SMI                                           |  |  |  |
| Configuration><br>(continued) | FCLK Frequency for<br>Early Power-On>           | Select EFCLK frequency                                                                                                                                                  | values (400 MHz, 800 MHz, 1 GHz)                                                                     |  |  |  |
|                               | Voltage<br>Optimization>                        | Select voltage optimization option enable/disable/auto                                                                                                                  |                                                                                                      |  |  |  |

| Sub-screen                             | Function                                             | Second level Sub-screen/Description         |                                                           |                                                                                                              |  |
|----------------------------------------|------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|
| Power &<br>Performance>                | CPU – Power<br>Management<br>Control>                | Boot<br>Performance<br>Mode>                | Select performa<br>vector                                 | ance state set by BIOS, starting from reset                                                                  |  |
|                                        |                                                      | Intel ®<br>Speedstep™>                      | Enable/disable support for more than two frequency ranges |                                                                                                              |  |
|                                        |                                                      | Race to Halt                                | Enable/disable                                            | race to halt feature                                                                                         |  |
|                                        |                                                      | (RTH)>                                      |                                                           | re dynamically increases CPU frequency<br>state faster to reduce overall power.<br>ed through MSR.           |  |
|                                        |                                                      | Intel® Speed<br>Shift™<br>Technology>       |                                                           | Intel®speed shift™ technology support<br>Iware control by exposing CPPC v2                                   |  |
|                                        |                                                      | HDC Control>                                |                                                           | HDC configuration<br>able by OS if OS native support available                                               |  |
|                                        |                                                      | Turbo Mode>                                 | Enable/disable<br>enabled                                 | processor turbo mode if EMTMM also<br>nless max. turbo ratio is bigger than 16                               |  |
|                                        | View/<br>Configure<br>Turbo Options>                 | Energy<br>Efficient<br>P-State              | Enable/disable energy efficient P-State feature           |                                                                                                              |  |
|                                        |                                                      |                                             | Package<br>Power Limit<br>MSR Lock                        | Enable/disable locking of package power limit                                                                |  |
|                                        |                                                      |                                             | 1-Core Ratio<br>Limit Override                            | Display 1-core ratio limit override                                                                          |  |
|                                        |                                                      |                                             | 2-Core Ratio<br>Limit Override                            | Display 2-core ratio limit override                                                                          |  |
|                                        |                                                      |                                             | 3-Core Ratio<br>Limit Override                            | Display 3-core ratio limit override                                                                          |  |
|                                        |                                                      |                                             | 4-Core Ratio<br>Limit Override                            | Display 4-core ratio limit override                                                                          |  |
|                                        |                                                      |                                             | Energy<br>Efficient Turbo                                 | Enable/disable energy efficient turbo feature                                                                |  |
|                                        |                                                      | Config TDP<br>Configuration>                | Configurable<br>TDP Boot<br>Mode                          | Configurable TDP mode as<br>Nominal/Up/Down/Deactivate TDP<br>selection                                      |  |
|                                        |                                                      |                                             | Configurable<br>TDP Lock                                  | Enable/disable Configurable TDP Lock                                                                         |  |
|                                        |                                                      |                                             | CTDP BIOS<br>Control                                      | Enable/disable CTDP control via runtime<br>ACPI BIOS methods                                                 |  |
|                                        |                                                      |                                             | ConfigTDP<br>Levels                                       | ConfigTDP turbo activation ratio, power limit 1, power limit 2                                               |  |
| Power &<br>Performance><br>(continued) | CPU – Power<br>Management<br>Control><br>(continued) | Config TDP<br>Configuration><br>(continued) | Custom<br>Settings<br>Nominal<br>ConfigTDP<br>Nominal>    | Setting for power limit 1, power limit 2,<br>power limit 1 time window, config.TDP<br>turbo activation ratio |  |

| Sub-screen | Function         Second level Sub-screen/Description |                     |                                                        |                                    |                                                                                                  |
|------------|------------------------------------------------------|---------------------|--------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------|
|            |                                                      |                     | Custom<br>Settings Down<br>ConfigTDP<br>Level 1 and 2> |                                    |                                                                                                  |
|            |                                                      | CPU VR<br>Settings> | PSYS Slope>                                            | Display PSYS slo<br>(Range: 0-200) | ppe in 1 /100 increments                                                                         |
|            |                                                      |                     | PSYS Offset>                                           | Display PSYS slo<br>(Range: 0-200) | ppe in 1 /4 increments                                                                           |
|            |                                                      |                     | PSYS Pmax<br>Power>                                    | Display PSYS Po<br>increments (Rar | wer defined in 1/8 Watt<br>nge: 0-8192)                                                          |
|            |                                                      |                     | Acoustic Noise<br>Settings>                            | Acoustic Noise<br>Mitigation>      | Enable/disable<br>acoustic noise<br>mitigation                                                   |
|            |                                                      |                     |                                                        | IA VR Domain>                      | Display disable fast<br>PKG C state ramp for<br>IA domain and slow<br>slew rate for IA<br>domain |
|            |                                                      |                     |                                                        | GT VR Domain>                      | Display disable fast<br>PKG C state ramp for<br>GT domain and slow<br>slew rate for GT<br>domain |
|            |                                                      |                     |                                                        | SA VR Domain>                      | Display disable fast<br>PKG C state ramp for<br>SA domain and slow<br>slew rate for SA<br>domain |
|            |                                                      |                     | Core/IA                                                | VR Configure Enable                |                                                                                                  |
|            |                                                      |                     | VR Settings>                                           | AC Load Line                       |                                                                                                  |
|            |                                                      |                     |                                                        | DC Load Line                       |                                                                                                  |
|            |                                                      |                     |                                                        | PS Current Threshold 1 / 2 / 3     |                                                                                                  |
|            |                                                      |                     | GT-Unsliced                                            | PS3 Enable                         |                                                                                                  |
|            |                                                      |                     | VR Settings>                                           | PS4 Enable                         |                                                                                                  |
|            |                                                      |                     |                                                        | IMON Slope                         |                                                                                                  |
|            |                                                      |                     |                                                        | IMON Offset                        |                                                                                                  |
|            |                                                      |                     | GT Sliced VR                                           | IMON Prefix                        |                                                                                                  |
|            |                                                      |                     | Settings>                                              | VR Current Limit                   |                                                                                                  |
|            |                                                      |                     |                                                        | VR Voltage Limit                   | :                                                                                                |
|            |                                                      |                     |                                                        | TDC Enable                         |                                                                                                  |
|            |                                                      |                     |                                                        | TDC Current Lim                    | it                                                                                               |
|            |                                                      |                     |                                                        | TDC Time Windo                     | W                                                                                                |
|            |                                                      |                     |                                                        | TDC Lock                           |                                                                                                  |

| Sub-screen   | Function                  |                                                                                | -screen/Descript                                                                                       | ion                                                                               |  |
|--------------|---------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|
| Power &      | CPU – Power<br>Management | CPU VR<br>Settings>                                                            | VR Mailbox<br>Command                                                                                  | Display VR mailbox command options                                                |  |
| Performance> | Control>                  | (continued)                                                                    | Options>                                                                                               | 1: MPS VR command                                                                 |  |
| (continued)  | (continued)               | (continueu)                                                                    | Ομτιστις>                                                                                              | 2: PS4 Exit VR command                                                            |  |
|              | (continued)               |                                                                                |                                                                                                        | 4: MPS VR decay command                                                           |  |
|              |                           |                                                                                | Note: Multiple commands can be<br>selected by entering sum from values o<br>each command.              |                                                                                   |  |
|              |                           | Platform PL1<br>Enable>                                                        |                                                                                                        | perform power limit 1 programming by<br>alue used by processor to limit given     |  |
|              |                           | Platform PL2<br>Enable>                                                        |                                                                                                        | perform power limit 2 programming. If<br>programs the default values for platform |  |
|              |                           | Power Limit 4<br>Override>                                                     |                                                                                                        | power limit 4 override.<br>5 leaves default values for power limit 4              |  |
|              | C-State>                  |                                                                                | CPU power management CPU to enter<br>not 100 % utilized                                                |                                                                                   |  |
|              | Enhanced<br>C-State>      | Enable/disable C11E<br>If all cores enter C-state, CPU switches to min. speed. |                                                                                                        |                                                                                   |  |
|              |                           | C-State Auto<br>Demotion>                                                      | Configure C-state auto demotion                                                                        |                                                                                   |  |
|              |                           | C-State<br>Undemotion>                                                         | Configure C-state undemotion                                                                           |                                                                                   |  |
|              |                           | Package C-<br>State<br>Demotion>                                               | Enable /disable                                                                                        | Package C-state demotion                                                          |  |
|              |                           | Package C-<br>state<br>Undemotion>                                             | Enable/disable                                                                                         | Package C-state undemotion                                                        |  |
|              |                           | C-State<br>Prewake>                                                            | Enable/disable C-state prewake<br>Disable by setting bit 30 of POWER_CTL MSR (0X1FC) to                |                                                                                   |  |
|              |                           | IO MWait<br>Redirection>                                                       | If set, maps IO read instructions sent to IO registers<br>PMG_IO_BASE_ADDRBASE+off set to MWAIT(offset |                                                                                   |  |
|              |                           | Package C-<br>state Limit>                                                     | Select the maxi                                                                                        | mum package C-state limit setting                                                 |  |
|              |                           | C3<br>Latency<br>Control<br>(MSR 0x60A)>                                       | Setting of time and latency                                                                            | unit (Unit of measurement for IRTL value)                                         |  |
|              | l                         | C6/C7 Short<br>Latency<br>Control (MSR                                         |                                                                                                        |                                                                                   |  |
|              |                           | 0X60B)>                                                                        | Setting of time<br>and latency                                                                         | unit (Unit of measurement for IRTL value)                                         |  |
|              |                           | C6/C7 Long<br>Latency<br>Control<br>(MSR 0X60C)>                               |                                                                                                        |                                                                                   |  |

| Sub-screen              | Function                             | Second level Sub-screen/Description    |                                                          |                                                                                                                                          |  |
|-------------------------|--------------------------------------|----------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| Power &<br>Performance> | CPU – Power<br>Management            | Thermal<br>Monitor>                    | Enable/disable thermal monitoring                        |                                                                                                                                          |  |
| (continued)             | Control><br>(continued)              | Interrupt<br>Redirection<br>Mode>      | Select interrupt redirect mode for interrupt redirection |                                                                                                                                          |  |
|                         |                                      | Timed Mwait>                           | Timed Mwait> Enable /disable timed MWAIT support         |                                                                                                                                          |  |
|                         |                                      | Custom P-<br>State Table>              | Number<br>of<br>P-States>                                | Display number of custom P-states<br>Note: Minimum of 2 states must be present.                                                          |  |
|                         |                                      | Energy<br>Performance<br>Gain>         | Enable/dis                                               | able energy performance gain                                                                                                             |  |
|                         |                                      | Power Limit 3<br>Settings>             | Power<br>Limit 3<br>Override>                            | Enable/disable power limit 3 override<br>If disabled, BIOS leaves the default values for<br>power limit 3 and power limit 3 time-window. |  |
|                         |                                      | CPU Lock<br>Configuration>             | CFG<br>Lock>                                             | Enable/disable configuration of 0XE2[15] CFG lock bit                                                                                    |  |
|                         |                                      |                                        | Over<br>Clocking<br>Lock>                                | Enable/disable overclocking lock bit 20 in FLEX ratio (194) MSR                                                                          |  |
|                         | GT- Power                            | RC6 ( Render Standby)>                 |                                                          | Check to enable render standby support                                                                                                   |  |
|                         | Management Maximum GT Fr<br>Control> |                                        | equency>                                                 | Choose between 350MHz (RPN) and<br>1000MHz (RPO). Value beyond the range will<br>be clipped to min./max. supported by SKU                |  |
| PCH-FW<br>Configuration | ME Firmware<br>Version>              | Display ME firmware version            |                                                          |                                                                                                                                          |  |
| Information>            | ME FirmwareMode>                     | Display ME firmware mode               |                                                          |                                                                                                                                          |  |
|                         | ME Firmware SKU>                     | Display ME firmware SKU                |                                                          |                                                                                                                                          |  |
|                         | ME File System<br>Integrity Value>   | Display ME file system integrity value |                                                          |                                                                                                                                          |  |
|                         | ME Firmware<br>Status 1>             | Display ME firmware status 1           |                                                          |                                                                                                                                          |  |
|                         | ME Firmware<br>Status 2>             | Display ME firmware status 2           |                                                          |                                                                                                                                          |  |
|                         | NFC Support>                         | Display NFC sup                        | port                                                     |                                                                                                                                          |  |
|                         | ME State>                            | Enable/disable I                       | ME temporar                                              | y disabled mode                                                                                                                          |  |
|                         | Manageability<br>Features State>     | Display manage<br>Enable/disable i     |                                                          | y features supported in firmware                                                                                                         |  |
|                         | Features State>                      | Display features                       | state                                                    |                                                                                                                                          |  |
|                         | AMT BIOS Features>                   |                                        | the user is n                                            | ature support<br>10 longer able to access MEBx.<br>sable manageability.                                                                  |  |
|                         | AMT Configuration>                   | ASF Support>                           |                                                          | Enable/disable alert standard format support                                                                                             |  |
|                         |                                      | USB Provisioning                       | g of AMT>                                                | Enable/disable of AMT USB provisioning                                                                                                   |  |

| Sub-screen    | Function                          | Second level Sub-                | -screen/Des                         | cription                      |                                                          |
|---------------|-----------------------------------|----------------------------------|-------------------------------------|-------------------------------|----------------------------------------------------------|
| PCH-FW        | AMT Configuration>                | CIRA                             | Active Rem                          | note                          | Trigger CIRA boot                                        |
| Configuration | (continued)                       | Configuration>                   | Assistance                          |                               |                                                          |
| Information>  |                                   |                                  | Process>                            |                               |                                                          |
| (continued)   |                                   |                                  | CIRA Timeo                          |                               | Display CIRA timeout                                     |
|               |                                   | ASF<br>Configuration>            | PET Progre                          | 255>                          | Enable/disable PET events progress to receive PET events |
|               |                                   |                                  | Watchdog                            | >                             | Enable/disable watchdog timer                            |
|               |                                   |                                  | 05 Timer>                           |                               | Display OS timer                                         |
|               |                                   |                                  | BIOS Timer                          | r>                            | Display BIOS timer                                       |
|               |                                   | Secure Erase<br>Configuration>   | Secure Era<br>Mode>                 | ISE                           | Change secure erase module behavior                      |
|               |                                   |                                  | Force Secu<br>Erase>                | ire                           | Force secure erase on next boot                          |
|               |                                   | OEM Flags<br>Settings>           | MEBx hotk<br>Pressed>               | сey                           | Enable/disable MEBx hotkey pressed                       |
|               |                                   |                                  | MEBx Sele<br>Screen>                | ction                         | Enable/disable MEBx selection screen                     |
|               |                                   |                                  | Hide Uncor<br>ME Confirr<br>Prompt> |                               | Enable/disable hide unconfigure ME confirmation prompt   |
|               |                                   |                                  | MEBx OEM<br>Debug Mer<br>Enable>    |                               | Enable/disable MEBx OEM debug menu                       |
|               |                                   |                                  | Unconfigu                           | re ME>                        | Enable/disable unconfigure ME                            |
|               |                                   | MEBx<br>Resolution<br>Settings>  | Non-UI Mc<br>Resolution             |                               | Resolution for non-UI text mode                          |
|               |                                   |                                  | UI Mode<br>Resolution               | >                             | Resolution for UI text mode                              |
|               |                                   |                                  | Graphic Mo<br>Resolution            |                               | Resolution for graphics mode                             |
|               | ME Unconfig O<br>RTC clear>       | Display ME unconfig on RTC clear |                                     |                               |                                                          |
|               | Comms Hub<br>Support>             | Enable/disable s                 | upport for c                        | omms h                        | ub                                                       |
|               | JHI Support                       | Enable/disable II                | ntel® DAL ho                        | st interf                     | ace service (JHI)                                        |
|               | Core BIOS Done<br>Message>        | Enable/disable s                 | ending core                         | BIOS do                       | ne message to ME                                         |
|               | Firmware Update<br>Configuration> | ME FW Image Re                   | -Flash>                             | Enable<br>functio             | ₂∕disable ME FW image re-flash<br>on                     |
|               | PTT Configuration>                | PTT Capability/S                 | tate>                               | Displa                        | y PTT capability/state                                   |
|               |                                   | TPM Device Sele                  | ction>                              | Select                        | TPM device: PTT or dTPM.                                 |
|               |                                   | PTP Aware OS>                    |                                     |                               | y PTP aware OS                                           |
|               | ME Debug                          | HECI Timeouts>                   |                                     |                               | /<br>//disable HECI send/receive timeouts                |
|               | Configuration>                    | Force ME DID Init                | Status>                             |                               | the DID Initialization status value                      |
|               |                                   | CPU Replaced Po                  |                                     | Setting                       | g this option disables CPU replacement                   |
|               |                                   |                                  |                                     | polling                       |                                                          |
|               |                                   | ME DID Message>                  |                                     | Enable/disable ME DID message |                                                          |

| Sub-screen                  | Function                               | Second level Sub-screen/De                                                      | escription                                                                 |  |  |
|-----------------------------|----------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|
| PCH-FW<br>Configuration     | ME Debug<br>Configuration>             | HECI Retry Disable>                                                             | Setting this option disables retry mechanism for all HECI APIs             |  |  |
| Information><br>(continued) | (continued)                            | HECI Message check<br>Disable>                                                  | Setting this option disables message check for Bios boot path when sending |  |  |
|                             |                                        | MBP HOB Skip>                                                                   | Setting this option skips MBP HOB                                          |  |  |
|                             |                                        | HECI2 Interface<br>Communication>                                               | Adds and removes HECI2 Device from PCI space                               |  |  |
|                             |                                        | KT Device>                                                                      | Enable/disable KT device                                                   |  |  |
|                             |                                        | IDER Device>                                                                    | Enable/disable IDER device                                                 |  |  |
|                             |                                        | End Of Post Message>                                                            | Enable/disable End Of Post message sent to ME                              |  |  |
|                             |                                        | DOI3 Setting for HECI<br>Disable>                                               | Setting this option disables setting DOI3 bit for all HECI devices         |  |  |
|                             | Note: This menu is fo<br>states.       | r testing purposes. It is recom                                                 | nmended to leave the options in their default                              |  |  |
| RTD3                        | RTD3 Support>                          | Enable/disable runtime D3                                                       | support                                                                    |  |  |
| Settings>                   | VR Staggering<br>Delay>                | Delay between subsequent                                                        | VR power-on to avoid a current spike                                       |  |  |
|                             | VR Ramp Up Delay>                      | Delay between subsequent VR ramp ups if they are all turned on at the same time |                                                                            |  |  |
|                             | PCIE Slot 5 Device<br>Power-On Delay > | Delay between applying core power and deasserting PERST#                        |                                                                            |  |  |
|                             | PCIE Slot 5 Device<br>Power-Off Delay> | Delay after removing core power                                                 |                                                                            |  |  |
|                             | Audio Delay>                           | Delay after applying power to HD Audio(realtek) codec device                    |                                                                            |  |  |
|                             | I2CO Controller>                       | Delay in PSO I2CO controller                                                    |                                                                            |  |  |
|                             | SensorHub>                             | Delay after applying power to sensor hub device                                 |                                                                            |  |  |
|                             | I2C1 Controller>                       | Delay in PSO I2C1 controller                                                    |                                                                            |  |  |
|                             | Touchpad>                              | Delay after applying power to touchpad device                                   |                                                                            |  |  |
|                             | TouchPanel>                            | Display in PR-ON after applying power to touchpanel device                      |                                                                            |  |  |
| RTD3<br>Settings>           | P-State Capping>                       | Set _PPC and send ACPI notifications                                            |                                                                            |  |  |
| (continue)                  | USB Port 1>                            | USB RTD3 USB support                                                            |                                                                            |  |  |
| (                           | USB Port 2>                            |                                                                                 |                                                                            |  |  |
|                             | I2C0 Sensor Hub>                       | Enable/disable RTD3 suppo                                                       | ort for I2C0 sensor hub                                                    |  |  |
|                             | ZPODD>                                 | Zero power ODD option is a<br>AdenHills with ZPODD Feat                         | pplicable only for WhiteTipMountain1 and<br>ure rework                     |  |  |
|                             | WWAN>                                  | Enable/disable RTD3 suppo                                                       | ort for WWAN                                                               |  |  |
|                             | SATA Port 0>                           | Enable/disable setup optio                                                      | n to control SATA port RTD3 functionality                                  |  |  |
|                             | SATA Port 1>                           | -                                                                               |                                                                            |  |  |
|                             | SATA Port 2>                           | 1                                                                               |                                                                            |  |  |
|                             | Minicard SATA<br>Port 3>               | 1                                                                               |                                                                            |  |  |
|                             | SATA Port 4>                           | 1                                                                               |                                                                            |  |  |
|                             | PCIe Remapped<br>CR1>                  | Display PCIe remapped CR1                                                       |                                                                            |  |  |

| Sub-screen                   | Function                           | Second level Sub-screen/Description                                                                                                                                |                                                   |  |  |  |
|------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|--|
|                              | PCIe Remapped<br>CR2>              | Display PCIe remapped CR2                                                                                                                                          |                                                   |  |  |  |
| PCIe Remapped<br>CR3>        |                                    | Display PCIe remapped CR3                                                                                                                                          |                                                   |  |  |  |
|                              | RST Raid Volumes                   | Valid only with RST storage driver                                                                                                                                 |                                                   |  |  |  |
| Over Clocking<br>Performance | Over Clocking<br>Feature>          | Performance menu for processor a                                                                                                                                   | nd memory                                         |  |  |  |
| menu>                        | WDT Enable>                        | Enable/disable watchdog timer<br>Note: This option is ignored on debu                                                                                              | IG BIOS                                           |  |  |  |
|                              | RSR>                               | Enable/disable RSR feature                                                                                                                                         | 26103                                             |  |  |  |
| Intel ICC>                   | ICC/OC WatchDog                    |                                                                                                                                                                    | mor                                               |  |  |  |
|                              | Timer>                             | Enable/disable ICC/OC watchdog ti<br>Note: WDT HW is always used by B                                                                                              | IOS when clock settings are changed.              |  |  |  |
|                              | ICC Locks after EOP>               | Display ICC locks after EOP                                                                                                                                        |                                                   |  |  |  |
|                              | ICC Profile>                       | Display ICC profile                                                                                                                                                |                                                   |  |  |  |
| Trusted                      | Security Device                    | Enable/disable BIOS support for se                                                                                                                                 | curity devices                                    |  |  |  |
| Computing>                   | Support>                           | OS will not show the security device, TCG EFI protocol and INT1A interface will not be available.                                                                  |                                                   |  |  |  |
|                              | TPM State>                         | Enable/disable security device                                                                                                                                     |                                                   |  |  |  |
|                              |                                    | Note: Computer will reboot during restart in order to change state.                                                                                                |                                                   |  |  |  |
|                              | Pending Operation>                 | Schedules operation for the security device<br>Note: Computer will reboot during restart to change state of security<br>device.                                    |                                                   |  |  |  |
|                              |                                    |                                                                                                                                                                    |                                                   |  |  |  |
|                              | Device Select>                     | TPM 1.2 restricts support to TPM 1.2 device, TPM 2.0 restricts support to TPM 2.0 device, Auto supports both with the default set to TPM 2.0 devices if not found. |                                                   |  |  |  |
|                              | Current Status<br>Information>     | Displays current status Information                                                                                                                                |                                                   |  |  |  |
| ACPI Settings>               | Enable ACPI Auto<br>Configuration> | Enable/disable BIOS ACPI auto conf                                                                                                                                 | iguration                                         |  |  |  |
|                              | Enable Hibernation>                | Enable/Disable systems ability to hibernate (OS/S4 sleep state)<br>Note: This option may not be effective with some OS(s).                                         |                                                   |  |  |  |
|                              | ACPI Sleep State>                  |                                                                                                                                                                    | stem enters when suspend is pressed               |  |  |  |
|                              | Lock Legacy<br>Resources>          | Enable/disable lock of legacy resou                                                                                                                                | · · ·                                             |  |  |  |
|                              | S3 Video Repost>                   | Enable/disable S3 video repost                                                                                                                                     |                                                   |  |  |  |
| SMART<br>Settings>           | Smart Self-Test>                   | Enable/disable running smart self-                                                                                                                                 | test on all HDDs during POST                      |  |  |  |
| IT8528                       | Super IO Chip>                     | IT8528>                                                                                                                                                            |                                                   |  |  |  |
| Super IO                     | Serial Port 1                      | Serial Port>                                                                                                                                                       | Enable/disable serial port (COM)                  |  |  |  |
| Configuration>               | Configuration>                     | Device Settings>                                                                                                                                                   | Display device settings                           |  |  |  |
|                              |                                    | Change Settings>                                                                                                                                                   | Select an optimal settings for super<br>IO device |  |  |  |
|                              | Serial Port 2                      | Serial Port>                                                                                                                                                       | Enable/disable serial port (COM)                  |  |  |  |
|                              |                                    |                                                                                                                                                                    |                                                   |  |  |  |

| Sub-screen                           | Function                                                                                                                 | Second level Sub                        | -screen/Description                                                                                              |                                                                                                              |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|
|                                      |                                                                                                                          | Change Settings                         | ;>                                                                                                               | Select an optimal settings for super<br>IO device                                                            |  |
|                                      |                                                                                                                          | RS422 Duplex Mode>                      |                                                                                                                  | Set full or half duplex mode                                                                                 |  |
|                                      |                                                                                                                          | RTS Control>                            |                                                                                                                  | Select receiver controlled RTS enable or permanently enable RTS                                              |  |
| Intel ® Bios<br>GUARD<br>Technology> | Intel ® Bios Guard<br>Support>                                                                                           | Enable/disable                          | Enable/disable Intel BIOS guard support                                                                          |                                                                                                              |  |
| Serial Port<br>Console               | Console<br>Redirection>                                                                                                  | Enable/disable                          | console redirection                                                                                              |                                                                                                              |  |
| Redirection>                         | Control Redirection<br>Settings>                                                                                         | Terminal<br>Type>                       | char set. VT100+: E                                                                                              | xtended ASCII char set. VT100: ASCII<br>xtends VT100 to support color,<br>VT-UTF8: Uses UTF8 encoding to map |  |
|                                      |                                                                                                                          | Bits per<br>second>                     | Select serial port to                                                                                            | ransmission speed                                                                                            |  |
|                                      |                                                                                                                          | Data Bits>                              | Data bits                                                                                                        |                                                                                                              |  |
|                                      |                                                                                                                          | Parity>                                 | A parity bit can be transmission error                                                                           | sent with the data bit to detect some<br>s                                                                   |  |
|                                      |                                                                                                                          | Stop Bits>                              | Stops bits indicate the end of a serial data packet                                                              |                                                                                                              |  |
|                                      |                                                                                                                          | Flow Control>                           | Flow control can prevent data loss from buffer overflow                                                          |                                                                                                              |  |
|                                      | Control Redirection<br>Settings><br>(continued)                                                                          | VT-UTF8<br>Combo Key<br>Support>        | Enable VT-UTF8 Combination Key Support for ANSI/VT100 terminals                                                  |                                                                                                              |  |
|                                      |                                                                                                                          | Recorder<br>Mode>                       | With this mode enabled only text will be sent. This is to capture terminal data                                  |                                                                                                              |  |
| Serial Port                          |                                                                                                                          | Resolution<br>100x31>                   | Enable/disabled extended terminal resolution                                                                     |                                                                                                              |  |
| Console<br>Redirection<br>(continue) |                                                                                                                          | Legacy OS<br>Redirection<br>Resolution> | On legacy OS, the number of rows and columns support redirection.                                                |                                                                                                              |  |
| (continue)                           |                                                                                                                          | Putty KeyPad>                           | Select function key and keypad on putty.                                                                         |                                                                                                              |  |
|                                      |                                                                                                                          | Redirection<br>After BIOS<br>POST>      | The settings specify if bootloader is selected then lega console redirection is disable before booting to legacy |                                                                                                              |  |
|                                      | COM1(Pci Bus0, Dev0                                                                                                      | , Func0)>                               | Read only field                                                                                                  |                                                                                                              |  |
|                                      | Console Redirection>                                                                                                     |                                         | Read Only field - port is disable                                                                                |                                                                                                              |  |
|                                      | Legacy Control<br>Redirection<br>settings>                                                                               | Legacy Serial<br>Redirection<br>Port>   | Selects a COM port<br>OPROM messages                                                                             | to display redirection of legacy                                                                             |  |
|                                      | Serial Port for Out-<br>of-Band<br>Management<br>/Windows<br>Emergency<br>Management<br>Services Console<br>Redirection> | Enable/disable console redirection      |                                                                                                                  |                                                                                                              |  |

| Sub-screen                      | Function                                      | Second level Sub-screen/Description                                                             |  |  |  |  |
|---------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|
| Intel TXT                       | Chipset>                                      | Read Only field - production fused                                                              |  |  |  |  |
| Information>                    | BiosAcm>                                      | Read Only field - production fused                                                              |  |  |  |  |
|                                 | Chipset Txt>                                  | Read Only field - supported                                                                     |  |  |  |  |
|                                 | Cpu Txt>                                      | Read Only field - supported                                                                     |  |  |  |  |
|                                 | Error Code>                                   | Read Only field - none                                                                          |  |  |  |  |
|                                 | Class Code>                                   | Read Only field - none                                                                          |  |  |  |  |
|                                 | Major Code>                                   | Read Only field - none                                                                          |  |  |  |  |
|                                 | Minor Code>                                   | Read Only field – none                                                                          |  |  |  |  |
| AMI Graphic                     | Output Select>                                | Output interface                                                                                |  |  |  |  |
| Output                          | Brightness Setting>                           | Read only field                                                                                 |  |  |  |  |
| Protocol<br>Policy>             | BIST Enable>                                  | Read only field                                                                                 |  |  |  |  |
| PCI Subsystem<br>Settings>      | AMI PCI Driver<br>Version>                    | Read only field - A5.01.11                                                                      |  |  |  |  |
|                                 | Above 4G Decoding>                            | Enable/disable above 4G decoding                                                                |  |  |  |  |
|                                 | Hot-Plug Support>                             | Hot-Plug support                                                                                |  |  |  |  |
|                                 | Restore PCIE<br>Registers>                    | Enable/disable restore PCIE registers                                                           |  |  |  |  |
|                                 | Don't Reset VC-TC<br>Mapping>                 | Enable/disable don't reset VC-TC mapping                                                        |  |  |  |  |
| Network Stack<br>Configuration> | Network Stack>                                | Enable/disable UEFI network stack                                                               |  |  |  |  |
| CSM<br>Configuration>           | CSM Support>                                  | Enable/disable compatibility support module support                                             |  |  |  |  |
| NVMe<br>Configuration>          | NVMe controller<br>and Device<br>Information> | No NVMe device found                                                                            |  |  |  |  |
| USB<br>Configuration>           | Legacy USB<br>Support>                        | Enables legacy USB support                                                                      |  |  |  |  |
|                                 | XHCI Hand-off>                                | Workaround for OS(s) without XHCI hand-off support                                              |  |  |  |  |
|                                 | USB Mass Storage<br>Driver Support>           | Enable/disable USB mass storage driver support                                                  |  |  |  |  |
|                                 | Port 60/64<br>Emulation>                      | Enable/disable Port 60/64 emulation                                                             |  |  |  |  |
|                                 | USB transfer<br>time-out>                     | Time-out value for control, bulk, and interrupt transfer                                        |  |  |  |  |
|                                 | Device reset<br>time-out>                     | USB mass storage device start unit command time-out                                             |  |  |  |  |
|                                 | Device power-up<br>delay>                     | Maximum time the device takes before the device reports itself to the host controller properly. |  |  |  |  |
| Hardware<br>Health              | System<br>Temperature>                        | Display the system temperature                                                                  |  |  |  |  |
| Configuration>                  | System<br>Temperature<br>Offset>              | Adjust the offset value in C (two's complement)                                                 |  |  |  |  |
|                                 | CPU Temperature>                              | Display CPU temperature                                                                         |  |  |  |  |
|                                 | System Fan Speed>                             | Display system fan speed                                                                        |  |  |  |  |

| Sub-screen                                     | Function                            | Second level Sub-screen/Description                                                                                                   |
|------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
|                                                | System Fan Cruise                   | Disable = full speed                                                                                                                  |
|                                                | Control>                            | Thermal = does regulate fan speed according to specified temperature                                                                  |
|                                                |                                     | Speed = does regulate according to specified speed                                                                                    |
|                                                | CPU Fan Speed>                      | Display CPU fan speed                                                                                                                 |
|                                                | CPU Fan Cruise                      | Disable = full speed                                                                                                                  |
|                                                | Control>                            | Thermal = does regulate fan speed according to specified temperature                                                                  |
|                                                |                                     | Speed = does regulate according to specified speed                                                                                    |
|                                                | Watchdog                            | 0 = Disable.                                                                                                                          |
|                                                | Function>                           | Enter the service interval in seconds before the system will reset                                                                    |
|                                                | GPP_B11 GPO<br>Setting>             | This GPP_B11 is WDT related. This setting programs GPP_B11 as GPO only.<br>It does not program WDT timer into EC                      |
|                                                | ITE8528 Firmware<br>Update>         | This option enables auto update when version is not a match, force update or disable update EC firmware.                              |
|                                                | PC Speaker/Beep>                    | Controls the default beeps during boot of the system                                                                                  |
| LAN<br>Configuration                           | I211 ETH1 MacAddr<br>& LinkStatus>  | Display I211 ETH1 MacAddr & LinkStatus                                                                                                |
| & Show>                                        | I211 ETH2 MacAddr<br>& LinkStatus>  | Display I211 ETH2 MacAddr & LinkStatus                                                                                                |
| LAN<br>Configuration<br>& Show><br>(continued) | I211 ETH3 MacAddr<br>& LinkStatus>  | Display I211 ETH3 MacAddr & LinkStatus                                                                                                |
|                                                | I211 ETH4 MacAddr<br>& LinkStatus>  | Display I211 ETH4 MacAddr & LinkStatus                                                                                                |
| LVDS<br>Configuration                          | LVDS Flat Panel<br>Display Support> | Enable/disable LVDS flat panel display support                                                                                        |
| &Show><br>(continued)                          | EDID ROM<br>Emulation>              | Enable/disable EDID ROM emulation to support panels with no EDID ROM                                                                  |
|                                                | EDID ROM Flash<br>Page Number>      | PTN3460 can store seven copies of EDID ROM on internal flash                                                                          |
|                                                | Panel Type>                         | Select the type or manufacturer's name of the display panel                                                                           |
|                                                | Resolution>                         | Select the screen resolution of the display panel                                                                                     |
|                                                | Panel Color Depth>                  | Select the display panel color depth                                                                                                  |
|                                                | Panel Voltage>                      | Select the voltage level for powering the LVDS display panel                                                                          |
|                                                | Channel>                            | Select LVDS interface signals mode single-channel or dual-channel<br>(Sometimes called "single-pixel" or "dual-pixel")                |
|                                                | Bus Swapping>                       | Swap LVDS interface signals: Normal – uses bus as indicated by pin name,<br>Swapped – swaps 'odd' bus signals with 'even' bus signals |
|                                                | Clock Frequency<br>Center Spread>   | Programmable center spreading of pixel clock frequency to minimize EMI                                                                |
|                                                | Differential Output<br>Swing Level> | Programmable LVDS signal swing to pre-compensate for channel attenuation or allow for power saving                                    |
|                                                | Backlight>                          | Enable/disable backlight                                                                                                              |
|                                                | Backlight Signal                    | Enable – active high<br>Disable – active low for display panel backlight signal                                                       |
|                                                | Backlight PWM<br>Frequency>         | Set the PWM frequency the backlight                                                                                                   |
|                                                |                                     |                                                                                                                                       |

# 10.2.3. Chipset Setup Menu

On entering the Chipset setup menu, the screen lists two setup menu options:

System Agent (previously Northbridge) PCH-IO (previously Southbridge)

# 10.2.3.1. System Agent Configuration

The System Agent Configuration setup menu provides sub-screens and functions for high performance data configurations. The following subscreen functions are included in the menu:

Memory Configuration Graphics Configuration DMI/OPI Configuration PEG Port Configuration Stop Grant configuration VT-d Chap Device (B0:D4:F0) Thermal Device (B0:D4:F0) GMM Device (B0:D4:F0) CRID Support Above 4GB MMIO BIOS Assignment X2APIC Opt Out Sky CAM Device (B0:D5:F0)

| Function                  | Second level Sub-screen / Description                                                                                                                      |                                |                                                          |                                                                                   |  |  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|
| Memory<br>Configurations> | Read only field<br>Memory configuration (version, frequency, timings, channel /slot information, ratio reference, clock<br>options, overclock Information) |                                |                                                          |                                                                                   |  |  |
|                           | Configurations> P                                                                                                                                          | Memory<br>Power and<br>Thermal | DDR<br>PowerDown and<br>Idle Counter>                    | BIOS is in control of DDR CKE mode and idle timer value                           |  |  |
|                           |                                                                                                                                                            | Throttling>                    | For LPDDR Only:<br>DDR<br>PowerDown and<br>Idle Counter> | For LPDDR Only: BIOS: BIOS is in control of DDR CKE mode and idle timer value     |  |  |
|                           |                                                                                                                                                            |                                | Refresh_2X_<br>MODE>                                     | 0-Disabled<br>1-iMC enables 2xRef when warm / hot<br>2-iMC enables 2xRef when hot |  |  |
|                           |                                                                                                                                                            |                                | LPDDR Thermal<br>Sensor>                                 | If enabled, MC uses MR4 to read LPDDR thermal sensors                             |  |  |
|                           |                                                                                                                                                            |                                | SelfRefresh<br>Enable>                                   | Enable/disable (Enable=Def)                                                       |  |  |
|                           |                                                                                                                                                            |                                | SelfRefresh<br>IdleTimer>                                | Range [64K-1;512] in DLCK800s,<br>(512=Def)                                       |  |  |
|                           |                                                                                                                                                            |                                | Throttler<br>CKEMin<br>Defeature>                        | On/Off                                                                            |  |  |

#### Table 77: Chipset Setup Menu- System Agent Configuration Sub-screens and Functions

| Function                  | Second level Sub-scre                | en / Description                      |                                 |                                                                                                                                           |                                                                                                                                                                                |  |
|---------------------------|--------------------------------------|---------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Memory<br>Configurations> | Configurations> Po<br>(continued) TI | Memory<br>Power and                   | Throttler<br>CKEMin Timer>      | Timer value for                                                                                                                           | CKEMin, range [255;0]                                                                                                                                                          |  |
| (continued)               |                                      | Thermal<br>Throttling><br>(continued) | DRAM Power<br>Meter>            | Use User<br>Provided<br>Weights, Scale<br>Factors, and<br>Channel Power<br>Floor Values>                                                  | Enable- user provided<br>power weights, scale<br>factor, and channel<br>power floor values.<br>Disable: BIOS set<br>power weights, scale<br>factor, and channel<br>power floor |  |
|                           |                                      |                                       |                                 | DRAM Power<br>Meter Setting>                                                                                                              | Display DRAM power<br>meter setting                                                                                                                                            |  |
|                           |                                      |                                       | Memory<br>Thermal<br>Reporting> | Lock Thermal<br>Management<br>Registers>                                                                                                  | Enable- locks several<br>CPU registers related<br>to DDR power/thermal<br>management.                                                                                          |  |
|                           |                                      |                                       |                                 | Extern Therm<br>Status>                                                                                                                   | Enable- uses EXTTS<br>value                                                                                                                                                    |  |
|                           |                                      |                                       |                                 | Closed Loop<br>Therm<br>Manage>                                                                                                           | Disable- Pcode ignores<br>the EXTTS                                                                                                                                            |  |
|                           |                                      |                                       |                                 | Open Loop<br>Therm<br>Manage>                                                                                                             | Enabled: OLTM Pcode<br>algorithm will be used                                                                                                                                  |  |
|                           |                                      |                                       |                                 | Thermal Threshold settings for CHO and<br>CH1<br>Thermal Throttle Budget settings for<br>CHO DIMMO /CHO DIMM1 and<br>CH1 DIMMO/ Ch1 DIMM1 |                                                                                                                                                                                |  |
|                           |                                      |                                       | Memory RAPL>                    | Sets the RAPL limit register and the<br>RAPL Pl1 and PL2, power range and to<br>window X and Y values.                                    |                                                                                                                                                                                |  |
|                           |                                      | Memory<br>Thermal<br>Management<br>>  | Enable/disable m                | le memory thermal management                                                                                                              |                                                                                                                                                                                |  |
|                           | Memory Training<br>Algorithms>       | Enable/disabl                         | le memory training algorithms   |                                                                                                                                           |                                                                                                                                                                                |  |
|                           | Memory<br>Configuration>             | Display memo                          | nory configuration              |                                                                                                                                           |                                                                                                                                                                                |  |
|                           | MRC ULT Safe<br>Config.>             | MRC ULT Safe                          | Safe configure for PO           |                                                                                                                                           |                                                                                                                                                                                |  |
|                           | Maximum Memory<br>Frequency>         | Select maximu                         | mum memory frequency in MHZ     |                                                                                                                                           |                                                                                                                                                                                |  |
|                           | HOB Buffer Size>                     | Select HOB bu                         | ffer size                       |                                                                                                                                           |                                                                                                                                                                                |  |
|                           | ECC Support>                         | Enable/disable DRR ECC support        |                                 |                                                                                                                                           |                                                                                                                                                                                |  |

| Function                       | Second level Sub-screen / Description                         |                                                                                                                                                                       |  |  |  |
|--------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Memory                         |                                                               |                                                                                                                                                                       |  |  |  |
| Configurations><br>(continued) | Max TOLUD>                                                    | Maximum TOLUD value ( from 1 GB to 3.5 GB)<br>Dynamic assignment adjusts TOLUD automatically based on the largest<br>MMIO length of the installed graphic controller. |  |  |  |
|                                | SA GV>                                                        | System Agent Geyserville                                                                                                                                              |  |  |  |
|                                | SA GV Low<br>Frequency>                                       | System Agent Geyserville. set frequency for low point                                                                                                                 |  |  |  |
|                                | Retrain On Fast Fail>                                         | Restart MRC in cold mode if SW memory test fails during fast flow                                                                                                     |  |  |  |
|                                | Command Tristate>                                             | Command tristate support                                                                                                                                              |  |  |  |
|                                | Enable RH<br>Prevention>                                      | Activity prevent row hammer                                                                                                                                           |  |  |  |
|                                | Row Hammer<br>Solution>                                       | Type of method used to prevent row hammer                                                                                                                             |  |  |  |
|                                | RH Activation<br>Probability>                                 | Used to adjust MC for hardware RHP                                                                                                                                    |  |  |  |
|                                | Exit on Failure Exit on failure for MRC training steps (MRC)> |                                                                                                                                                                       |  |  |  |
|                                | MC Lock>                                                      | Enable/disable capacity to lock or not MC registers                                                                                                                   |  |  |  |
|                                | Probeless Trace>                                              | HD Port, GDXC IOT/MOT or disable                                                                                                                                      |  |  |  |
|                                | Enable Disable IED<br>(Intel® Enhanced<br>Debug)>             | Enable/disable Intel® Enhanced Debug required 4MB SMM memory                                                                                                          |  |  |  |
|                                | Ch Hash Support>                                              | Enable/disable channel hash support<br>Note: Only in memory interleave mode                                                                                           |  |  |  |
|                                | Ch Hash Mask>                                                 | Set the bit(s) included in the XOR function<br>Note: Bit mask corresponds to bits [19:6]                                                                              |  |  |  |
|                                | Ch Hash Interleaved<br>Bit>                                   | Select the bit used for channel interleave mode<br>Note: Bit 7 interleaves channels at a 2 cache line granularity, (Bit 8 at 4 and<br>Bit 9 at 8).                    |  |  |  |
|                                | VC1 Read Metering>                                            | Enable/disable VC1 Read metering feature (RdMeter)                                                                                                                    |  |  |  |
|                                | VC1 RdMeter Time<br>Window>                                   | DisplaysVC1 read metering time window in µs over which VC1 read request counter is tracked                                                                            |  |  |  |
|                                | VC1 Rdmeter<br>Threshold>                                     | Display the threshold of the counter in the time window                                                                                                               |  |  |  |
|                                | Strong Weak Leaker>                                           | Strong weak leaker value                                                                                                                                              |  |  |  |
|                                | Memory Scrambler>                                             | Enable/disable memory scrambler                                                                                                                                       |  |  |  |
|                                | Force Cold Reset>                                             | Enable/disable force cold reset or MRCcoldboot mode if coldboot is required during MRC execution Note: If ME is 5.0 MB, Force coldreset is required.                  |  |  |  |
|                                | Channel A DIMM<br>Control>                                    | Enable/disable DIMMs on channel A                                                                                                                                     |  |  |  |

| Function                   | Second level Sub-scree                                 | en / Description                                                                                                                                                        |  |  |
|----------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Memory<br>Configurations>  | Channel B DIMM<br>Control>                             | Enable/disable DIMMs on channel B                                                                                                                                       |  |  |
| (continued)                | Force Single Rank>                                     | If enabled, only Rank 0 will be used in each DIMM                                                                                                                       |  |  |
|                            | Memory Remap>                                          | Enable/disable memory remap above 4 GB                                                                                                                                  |  |  |
|                            | Time Measure>                                          | Enable/disable printing time taken to execute MRC                                                                                                                       |  |  |
|                            | DLL Weak Lock<br>Support>                              | Enable/disable DLL weak lock support                                                                                                                                    |  |  |
|                            | Pwr Down Idle<br>Timer>                                | The minimum value should equal the worst case Roundtrip delay +<br>Burst_Length. 0 means AUTO: 64 for ULX/ULT, 128 for DT/Halo.                                         |  |  |
|                            | MrcFast Boot>                                          | Enable/disable fast path through the MRC                                                                                                                                |  |  |
|                            | Lpddr Mem WL Set>                                      | Sets LPDDR Memory Write Latency<br>(A – default, B- used if memory devices supports the value)                                                                          |  |  |
|                            | EV Loader>                                             | Enable/disable EV loader functionality                                                                                                                                  |  |  |
|                            | EV Loader Delay>                                       | Enable/disable EV loader 2 second delay                                                                                                                                 |  |  |
| Graphics<br>Configuration> | Graphics Turbo IMON<br>Current>                        | Displays supported graphics turbo IMON current values (14-31)                                                                                                           |  |  |
|                            | Skip Scanned for<br>External GfX Card>                 | Enable - no scan made for external Gfx cards on PEG or PCH PCIE ports                                                                                                   |  |  |
|                            | External Gfx card<br>Primary Display<br>Configuration> | Select primary display graphics configuration                                                                                                                           |  |  |
|                            | Internal Graphics>                                     | Keeps IGFX enabled, based on setup options                                                                                                                              |  |  |
|                            | GTT Size>                                              | Selects GTT size                                                                                                                                                        |  |  |
|                            | Aperture Size>                                         | Selects aperture size<br>Note: Above 4 GB MMIO, the BIOS assignment is automatically enabled if<br>selecting 2048 MB aperture. To use this feature disable CSM support. |  |  |
|                            | DVMT Pre-Allocated>                                    | Selects DVMT 5.0 pre-allocated (fixed) graphics memory size used by internal graphics device                                                                            |  |  |
|                            | DVMT Total Gfx<br>Mem>                                 | Selects DVMT 5.0 total graphics memory size used by internal graphics device                                                                                            |  |  |
|                            | Gfx Low Power<br>Mode>                                 | Used for SFF only                                                                                                                                                       |  |  |
|                            | VDD Enable>                                            | Enables/disable VDD forcing in BIOS                                                                                                                                     |  |  |
|                            | HDCP Support>                                          | Enable/disable HDCP provisioning support                                                                                                                                |  |  |
|                            | Algorithm>                                             | Select HDCP re-encryption flow                                                                                                                                          |  |  |
|                            | PM Support>                                            | Enable/disable PMM support                                                                                                                                              |  |  |
|                            | PAVP Enable>                                           | Enable/disable PAVP                                                                                                                                                     |  |  |
|                            | Cdynmax Clamping<br>Enable>                            | Enable/disable cdynmax clamping                                                                                                                                         |  |  |
|                            | Cd Clock Frequency>                                    | Select highest Cd clock frequency supported by platform                                                                                                                 |  |  |

| Function                                  | Secon                                      | d level Sub-scree                        | el Sub-screen / Description                                                        |                                                  |  |  |
|-------------------------------------------|--------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------|--|--|
| Graphics<br>Configuration><br>(continued) | IUER B                                     | utton Enable>                            | Enable/disable IUER button functionality                                           |                                                  |  |  |
| DMI/OPI                                   | DMI Max Link Speed>                        |                                          | Set DMI maximum link speed Gen1 / Gen2 / Gen3 / Auto                               |                                                  |  |  |
| Configuration>                            | DMI Ge<br>Phase                            | en 3 EQ<br>2>                            | Perform Gen 3 equalization phase 2                                                 |                                                  |  |  |
|                                           |                                            | en 3 EQ<br>3 Method>                     | Select method for Gen3 equalization phase 3                                        |                                                  |  |  |
|                                           | DMI Vo                                     | :1 Control>                              | Enable/disable DMI Vcm1                                                            |                                                  |  |  |
|                                           | DMI Vo                                     | cm Control>                              | Enable/disable DMI Vcm                                                             |                                                  |  |  |
|                                           | Progra<br>Phase                            | am Static<br>1 Eq>                       | Enable/disable programming of p                                                    | hase1presets/CTLEp                               |  |  |
|                                           |                                            | Root Port<br>Value for Each              | Select the lane<br>(lane 0 to 3)                                                   | Display value for selected lane.                 |  |  |
|                                           |                                            | Endpoint Preset<br>for Each Lane>        |                                                                                    |                                                  |  |  |
|                                           | Gen3 Endpoint Hint<br>Value for Each Lane> |                                          |                                                                                    |                                                  |  |  |
|                                           |                                            | RxCTLE                                   | Bundle 0                                                                           | Display Gen3 RxCTLE setting for                  |  |  |
|                                           | Control>                                   |                                          | Bundle 1                                                                           | selected bundle (0 or 1)                         |  |  |
|                                           | DMI Li<br>Contro                           | nk ASPM<br>ol>                           | Enable/disable control of active state power management on SA side of the DMI link |                                                  |  |  |
|                                           | DMI Extended Sync<br>Control>              |                                          | Enable/disable extended sync control                                               |                                                  |  |  |
|                                           | DMI De-Emphasis<br>Control>                |                                          | Select the DMI de-emphasis control (-6 dB, -3.5 dB)                                |                                                  |  |  |
|                                           | DMI IOT>                                   |                                          | Enable/disable DMI IOT                                                             |                                                  |  |  |
| PEG Port<br>Configuration>                | PEG<br>0:1:0                               | Enable Root<br>Port>                     | Enable/disable the root port                                                       |                                                  |  |  |
|                                           |                                            | Max Link<br>Speed>                       | Configure PEG #:#:# maximum speed                                                  |                                                  |  |  |
|                                           | PEG<br>0:1:1                               | PEG(0/1/2)<br>Slot Power<br>Limit Value> | Set power supply upper limit by slot. (Values: 0-255)                              |                                                  |  |  |
|                                           | PEG<br>0:1:2                               | PEG(0/1/2)<br>Slot Power<br>Limit Scale> | Select scale used for the slot power limit value                                   |                                                  |  |  |
|                                           |                                            | PEG(0/1/2)<br>Physical Slot<br>Number>   | Sets the port's physical slot numb<br>within the chassis. (Values: 0 to 8          | per. This number must be globally unique<br>191) |  |  |
|                                           | Peg0 Hot<br>Plug>                          |                                          | PCI Express hot plug enable/disable                                                |                                                  |  |  |

| Function                      | Second level Sub-scree                           | en / Description                                                                                                                                            |                                        |  |  |
|-------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--|
| PEG Port<br>Configuration     | PWG Port Feature<br>Configuration>               |                                                                                                                                                             |                                        |  |  |
| (continued)                   | Program PCIe ASPM<br>After OpROM>                | Enable/disable PCIe ASPM programming before or after OpROM<br>Enable –progrmmed after OpROM.<br>Disable –programmed before OPROM                            |                                        |  |  |
|                               | Program Static<br>Phase1 Eq>                     | Program phase1 presets/CTLEp                                                                                                                                |                                        |  |  |
|                               | Gen3 Root Port<br>Preset Value for Each<br>Lane> | Select the lane<br>(lane 0 to 15)                                                                                                                           | Display value for selected lane.       |  |  |
|                               | Gen3 End Point<br>Preset Value for Each<br>Lane> |                                                                                                                                                             |                                        |  |  |
|                               | Gen3 Endpoint Hint<br>Value for Each Lane>       |                                                                                                                                                             |                                        |  |  |
|                               | Gen3 RXCTLE<br>Control>                          | Select<br>(Bundle0– 7 or RXCTLE Override)                                                                                                                   | Display Gen3 RxCTLE setting for bundle |  |  |
|                               | Always Attempts SW<br>EQ>                        | Always attempts SW EQ even if it has been performed once                                                                                                    |                                        |  |  |
|                               | Number of Presets to<br>Test>                    | Select the number of presets to test<br>Chose( 7, 3, 5, 8) or ( 0-9) or ( Auto for default value)<br>Note: Do not change from the default unless debugging. |                                        |  |  |
|                               | Allows PERST# GPIO<br>Usage>                     | Enable/disable GPIO based resets to PEG endpoint(s) during margin search                                                                                    |                                        |  |  |
|                               | SW EQ Enable VOC>                                | Select jitter & VOC test mode (default) or jitter only test mode                                                                                            |                                        |  |  |
|                               | Jitter Dwell Time>                               | Displays PEG Gen3 preset search dwell time [0-65535] in $\mu s$                                                                                             |                                        |  |  |
|                               | Jitter Error Target>                             | Displays margin search error target value [1-65535]                                                                                                         |                                        |  |  |
|                               | VOC Dwell Time>                                  | Displays VOC margin search dwell time [065535]                                                                                                              |                                        |  |  |
|                               | VOC Error Target>                                | Display VOC margin search error target value [1-65535]                                                                                                      |                                        |  |  |
|                               | Generate BDAT PEG<br>Margin Data>                | Enable/disable BDAT PCIe margin tables                                                                                                                      |                                        |  |  |
|                               | PCI Rx CEM Test<br>Mode>                         | Enable/disable PEG Rx CEM loopb                                                                                                                             | ack mode                               |  |  |
|                               | PCIe Spread<br>Spectrum Clocking>                | Enable/disable spreader clocking for compliance testing                                                                                                     |                                        |  |  |
| Stop Grant<br>Configuration>  | Set automatic or manua                           | anual stop grant configuration                                                                                                                              |                                        |  |  |
| VT-d>                         | Enable/disable VT-d ca                           | pabilities                                                                                                                                                  |                                        |  |  |
| Chap Device<br>(B0:D4:F0)>    | Enable/disable SA CHAP device                    |                                                                                                                                                             |                                        |  |  |
| Thermal Device<br>(B0:D4:F0)> | Enable/disable SA C thermal device               |                                                                                                                                                             |                                        |  |  |

| Function                              | Second level Sub-screen / Description                                                                                  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| GMM Device<br>(B0:D4:F0)>             | Enable/disable SA GMM device                                                                                           |
| CRID Support>                         | Enable/disable CRID control for Intel SIPP                                                                             |
| Above 4GB<br>MMIO BIOS<br>Assignment> | Enable/disable above 4 GB memory mapped IO BIOS assignment<br>Disabled automically if aperture size is set to 2048 MB. |
| X2APIC Opt Out>                       | Enable/disable X2APIC_Opt_Out bit                                                                                      |
| Sky CAM Device<br>(B0:D5:F0)>         | Enable/disable SA SKY CAM device                                                                                       |

### 10.2.3.2. PCH-IO Configuration

The PCH-IO Configuration setup menu provides sub-screens for IO functions. The following subscreen functions are included in the menu:

PCI Express Configuration SATA and RST Configuration **USB** Configuration Security Configuration HD Audio Configuration Serial IO Configuration ISH Configuration TraceHub Configuration Menu PCH Thermal Throttling Control SB Porting Configuration DCI Enable (HDCIEN) DCI Auto Detect Enable **Debug Port Selection** GNSS PCH LAN Controller DeepSx Power Policies Lan Wake From DeepSx Wake On LAN SLP\_LAN# Low on DC PowerOLE\_k1\_off K1 OFF Wake on WLAN and BT Enable Disable DSX ACPRESET PullDown CLKRUN# Logic Serial IRQ Mode Port 61h Bit-4 Emulation State After G3 Port 80h Redirection Enhanced Port 80 h LPC Decoding Compatibility Revision ID PCH Cross Throttling Disable Energy Reporting Enable TCO Timer PCIe PLL SSC Unlock PCH P2SB PMC Read Disable

Flash Protection Range Registers (FPRR) SPD Write Disable ChipsetInit HECI Message Bypass ChipsetInit Sync Reset

### Table 78: Chipset Setup Menu – PCH-IO Configuration Sub-screens and Functions

| unction                       | Second level Sub-screen                                                                              | evel Sub-screen / Description                                                                                                             |                                                                                      |  |  |
|-------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
| PCI Express<br>Configuration> | PCI Express Clock<br>Gating>                                                                         | Enable/disable PCI Express                                                                                                                | clock gating for each root port                                                      |  |  |
|                               | DMI Link ASPM<br>Control>                                                                            | Enable/disable control of ac                                                                                                              | tive state power management of DMI link                                              |  |  |
|                               | PCIE Port assigned to LAN>                                                                           | Read only field<br>5                                                                                                                      |                                                                                      |  |  |
|                               | Port8xh Decode>                                                                                      | Enable/disable PCI express port 8xh decode                                                                                                |                                                                                      |  |  |
|                               | Peer Memory Write<br>Enable>                                                                         | Enable/disable peer memor                                                                                                                 | Enable/disable peer memory write                                                     |  |  |
|                               | Compliance Test<br>Mode>                                                                             | Enable when using compliance load board                                                                                                   |                                                                                      |  |  |
|                               | PCIe-USB Glitch W/A>                                                                                 | Work around for bad USB device(s) connected behind PCIE/PEG port                                                                          |                                                                                      |  |  |
|                               | PCIe Function Swap>                                                                                  | Disable prevents PCIO Root port function swap.<br>If any function other than 0 <sup>th</sup> is enabled, 0 <sup>th</sup> becomes visible. |                                                                                      |  |  |
|                               | PCI Express Gen 3 Eq<br>Lanes>                                                                       | PCIE# Cm (# = 1-20)><br>PCIE# Cp (# = 1-20>)                                                                                              | Display PCIE# Cm (# = 1-20)<br>Display PCIE# Cp (# = 1-20)                           |  |  |
|                               |                                                                                                      | Overrides SW EQ settings>                                                                                                                 | Enable/disable overrides SW EQ settings                                              |  |  |
|                               | PCle Root Port #<br>Links to I211 Eth2<br>2 – Links to I211 Eth3<br>3<br>4<br>6 – links to I211 Eth1 | PCI Express Root Port #>                                                                                                                  | Control the PCI Express root port                                                    |  |  |
|                               |                                                                                                      | Topology>                                                                                                                                 | Identify the SATA topology if it is default or ISATA or Flex or Direct Connect or M2 |  |  |
|                               |                                                                                                      | ASPM>                                                                                                                                     | Set the ASPM level                                                                   |  |  |
|                               |                                                                                                      | L1 Substates>                                                                                                                             | PCI Express L1 substates settings                                                    |  |  |
|                               | 7                                                                                                    | Gen3 Eq Phase3 Method>                                                                                                                    | PCIe Gen3 equalization phase 3 method                                                |  |  |
|                               | 8                                                                                                    | UPTP>                                                                                                                                     | Upstream port transmitter preset                                                     |  |  |
|                               | 13                                                                                                   | DPTP>                                                                                                                                     | Downstream port transmitter preset                                                   |  |  |
|                               | 14<br>15                                                                                             | ACS>                                                                                                                                      | Enable/disable access control services<br>Extended Capability                        |  |  |
|                               | 16<br>17<br>21                                                                                       | URR>                                                                                                                                      | Enable/disable PCI Express unsupported request reporting                             |  |  |
|                               | 22<br>23                                                                                             | FER>                                                                                                                                      | Enable/disable PCI Express device fatal error reporting                              |  |  |
|                               | 24                                                                                                   | NFER>                                                                                                                                     | Enable/disable PCI Express device non-fata<br>error reporting                        |  |  |
|                               |                                                                                                      | CER>                                                                                                                                      | Enable/disable PCI Express device non-<br>correctable error reporting                |  |  |

| Function                      | Second level Sub-screen                | / Descriptio                      | n                                    |                                                                                                                                                                            |
|-------------------------------|----------------------------------------|-----------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI Express<br>Configuration> | PCIe Root Port #<br>Links to I211 Eth2 | CTO>                              |                                      | Enable/disable PCI Express completion timer T0                                                                                                                             |
| (continued)                   | 2 – Links to I211 Eth3<br>3            | SEFE>                             |                                      | Enable/disable Root PCI Express system error on fatal error                                                                                                                |
|                               | 4<br>6 – links to I211 Eth1<br>7       | SECE>                             |                                      | Enable/disable Root PCI Express system error on correctable error                                                                                                          |
|                               | 8                                      | PME SCI>                          |                                      | Enable/disable PCI Express PME SCI                                                                                                                                         |
|                               | 9                                      | Hot Plug>                         |                                      | Enable/disable PCI Express hot plug                                                                                                                                        |
|                               | 13                                     | Advanced                          | Error Reporting>                     | Enable/disable advanced error reporting                                                                                                                                    |
|                               | 15                                     | PCIe Speec                        | >                                    | Configures PCIe speed                                                                                                                                                      |
|                               | 16                                     | Transmitte                        | er Half Swing>                       | Enable/disable transmitter half swing                                                                                                                                      |
|                               | 17<br>21<br>22<br>23                   | Detect Tim                        | eout>                                | The number of milliseconds (ms) reference<br>code waits for link to exit Detect state for<br>enable ports before assuming there is no<br>device and potentially disabling. |
|                               | 24<br>(continued)                      | a) Extra Bus Reserved>            |                                      | Extra bus reserved (0-7) for bridges behind this root bridge                                                                                                               |
|                               |                                        | Reserved Memory>                  |                                      | Reserved memory for this root bridge<br>(1-20) MB                                                                                                                          |
|                               |                                        | Reserved I/O>                     |                                      | Reserved I/O (4K/ 8K/ 12K/ 16K/ 20K) range for this root bridge                                                                                                            |
|                               |                                        | PCH PCIE# LTR>                    |                                      | Enable/disable PCH PCIE latency reporting                                                                                                                                  |
|                               |                                        | Snoop Latency Override>           |                                      | Snoop latency override for PCH PCIE                                                                                                                                        |
|                               |                                        | Non Snoop Latency<br>Override>    |                                      | Non snoop latency override for PCH PCIE                                                                                                                                    |
|                               |                                        | Force LTR Override>               |                                      | Force LTR override for PCH PCIE                                                                                                                                            |
|                               |                                        | PCIE1 LTR Lock>                   |                                      | PCIE LTR configuration Lock                                                                                                                                                |
|                               |                                        | PCIE# CLKREQ Mapping<br>Override> |                                      | PCIE CLKREQ override for default platform mapping                                                                                                                          |
|                               |                                        | Extra<br>Options>                 | Detect Non-<br>Compliance<br>Device> | Detect non-compliance PCI Express device                                                                                                                                   |
|                               |                                        |                                   | Prefetchable<br>Memory>              | Prefetchable memory range for this root bridge                                                                                                                             |
|                               |                                        |                                   | Reserved<br>Memory<br>Alignment>     | Reserved memory alignement (0-31 bits)                                                                                                                                     |
|                               |                                        |                                   | Prefetchable<br>Memory<br>Alignment> | Prefetchable memory alignement (0-31 bits)                                                                                                                                 |
| SATA and RST                  | SATA Controller>                       | Enable/disable SATA device        |                                      |                                                                                                                                                                            |
| Configuration>                | SATA Mode Selection>                   |                                   |                                      |                                                                                                                                                                            |
|                               |                                        |                                   |                                      |                                                                                                                                                                            |

| Function                      | Second level Sub-screen            | / Description                                                                                                                                             |                                                                                      |  |  |
|-------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
| SATA and RST                  | SATA Test Mode>                    | Enable/disable test mod                                                                                                                                   |                                                                                      |  |  |
| Configuration><br>(continued) | SAT Feature Mask<br>Configuration> | HDD Unlock>                                                                                                                                               | Enable/disable HDD password unlock in OS                                             |  |  |
| ()                            |                                    | LED Locate>                                                                                                                                               | LED/SGPIO hardware is attached and ping to locate feature is enable on the OS        |  |  |
|                               | Aggressive LPM<br>Support>         | Enable/disable PCH to aggressively enter link power state Displays the SATA controller speed                                                              |                                                                                      |  |  |
|                               | SATA Controller<br>Speed>          |                                                                                                                                                           |                                                                                      |  |  |
|                               | Serial ATA Port #                  | SATAO M.2:>                                                                                                                                               | Unknown software preserve                                                            |  |  |
|                               | (# = 0-7)                          | Software Preserve>                                                                                                                                        | Enable/disable SATA Port                                                             |  |  |
|                               | SATA0 M.2<br>SATA1 mSATA           | Port #>                                                                                                                                                   | Designates port as hot pluggable                                                     |  |  |
|                               | SATA2 J10                          | Hot Plug>                                                                                                                                                 | Hot plug supported                                                                   |  |  |
|                               | SATA3 J12<br>SATA6 J11             | Configured as eSATA>                                                                                                                                      | Enable/disable spin up device                                                        |  |  |
|                               | SATAO JII<br>SATA7 J13             | Spin Up Device>                                                                                                                                           | Identify if SATA port is connected to solid state drive or hard disk drive           |  |  |
|                               |                                    | SATA Device Type>                                                                                                                                         | Identify the SATA Topology if it is default or ISATA or Flex or Direct Connect or M2 |  |  |
|                               |                                    | Topology>                                                                                                                                                 | Enable/disable SATA Port# DevSlp                                                     |  |  |
|                               |                                    | SATA Port# DevSlp>                                                                                                                                        | Enable/disable DITO configuration                                                    |  |  |
|                               |                                    | DITO Configuration>                                                                                                                                       | Display DITO value                                                                   |  |  |
|                               |                                    | DITO Value>                                                                                                                                               | Display DM value                                                                     |  |  |
| USB<br>Configuration>         | XHCI Disable<br>Compliance Mode>   | Option to disable compliance mode<br>True -disables compliance mode. (Default is false)                                                                   |                                                                                      |  |  |
|                               | xDCI Support>                      | Enable/disable xDCI (USB 0 <sup>-</sup>                                                                                                                   | TG device)                                                                           |  |  |
|                               | USB Port Disable<br>Override>      | Enable/disable corresponding USB port from reporting a device connectior to the controller                                                                |                                                                                      |  |  |
| Security<br>Configuration>    | RTC Lock>                          | Enable/disable RTC lock<br>Enable- locks bytes 38h-3Fł                                                                                                    | h in lower/upper 128 byte RTC RAM bank                                               |  |  |
|                               | BIOS Lock>                         | Enable/disable PCH BIOS loc                                                                                                                               | ck enable (BLE bit) feature                                                          |  |  |
| HD Audio<br>Configuration>    | HD Audio>                          | Control detection of the HD-audio device<br>Disable- HDA unconditionally disabled<br>Enable – HDA unconditionally enabled<br>Auto – HD enabled if present |                                                                                      |  |  |
|                               | Audio DSP>                         | Enable/disable audio DSP                                                                                                                                  |                                                                                      |  |  |
|                               | Audio DSP Compliance<br>Mode>      |                                                                                                                                                           | m compliance<br>support only -CC_0400100)<br>ntelSST driver support-CC_040380)       |  |  |
|                               | HDA-Link Codec<br>Select>          | Selects which of the following                                                                                                                            | ng is used:                                                                          |  |  |

| Function                                  | Second level Sub-scree                   | n / Description                                              |                                                                                                                |                                                                                                                                                           |  |
|-------------------------------------------|------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| HD Audio<br>Configuration><br>(continued) | HDA-Link Codec<br>Select><br>(continued) |                                                              | Platform onboard codec (single verb table installed) or<br>External codec kit (multiple verb table installed ) |                                                                                                                                                           |  |
|                                           | iDisplay Audio<br>Disconnect>            | Disconnects SDI2 signal to hide/disable iDisplay audio codec |                                                                                                                |                                                                                                                                                           |  |
|                                           | PME Enable>                              | Enable/disable powe                                          | er manager                                                                                                     | nent wake of audio controller during POST                                                                                                                 |  |
|                                           | HD Audio Advanced<br>Configuration>      | I/O Buffer<br>Ownership>                                     | Selects the ownership of the I/O buffer betwee Intel HD audio link and I2S port (for bilingual o               |                                                                                                                                                           |  |
|                                           |                                          | I/O Buffer Voltage<br>Select>                                | Selects t                                                                                                      | he voltage operation mode of the I/O buffer                                                                                                               |  |
|                                           |                                          | HD Audio Link<br>Frequency>                                  |                                                                                                                | ID audio link frequency (Applicable only if<br>ec supports selected frequency)                                                                            |  |
|                                           |                                          | iDisplay Link<br>Frequency>                                  |                                                                                                                | Display Link frequency(Applicable only if<br>lec supports selected frequency)                                                                             |  |
|                                           | HD Audio DSP<br>Features                 | Read Only field<br>(DMIC, Bluetooth and                      | 1125)                                                                                                          |                                                                                                                                                           |  |
|                                           | Configuration>                           | WoV (Wake on Voice)                                          | )>                                                                                                             | Enable/disable DSP feature                                                                                                                                |  |
|                                           |                                          | Bluetooth Sideband>                                          |                                                                                                                | Bitmap structure:<br>Bit 0 – WOV                                                                                                                          |  |
|                                           |                                          | BT Intel HFP ( read or                                       | nly field)                                                                                                     | Bit 0 – WOV<br>Bit 1 – BT Sideband                                                                                                                        |  |
|                                           |                                          | BT Intel A2DP (read only field)                              |                                                                                                                | Bit 2 - Codec based VAD                                                                                                                                   |  |
|                                           |                                          | Codec Based VAD>                                             |                                                                                                                | Bit 5 - BT Intel HFP                                                                                                                                      |  |
|                                           |                                          | DSP Based Speech<br>Pre-processing Disat                     | oled>                                                                                                          | - Bit 6 - BT Intel A2DP                                                                                                                                   |  |
|                                           |                                          | Voice Activity Detecti                                       | on>                                                                                                            |                                                                                                                                                           |  |
|                                           |                                          | Waves>                                                       |                                                                                                                | Enable/disable 3 <sup>rd</sup> party processing                                                                                                           |  |
|                                           |                                          | DTS>                                                         |                                                                                                                | module support (identified by GUID)                                                                                                                       |  |
|                                           |                                          | IntelSST Speech>                                             |                                                                                                                | Note: WOV must first be enabled as a                                                                                                                      |  |
|                                           |                                          | Dolby>                                                       |                                                                                                                | feature to select relevant WoV IP.                                                                                                                        |  |
|                                           |                                          | Waves Pre-process>                                           |                                                                                                                |                                                                                                                                                           |  |
|                                           |                                          | Audyssey>                                                    |                                                                                                                | Enable/disable 3rd party processing<br>module support (identified by GUID)<br>Note: WOV must be enabled first as a<br>feature, to select relevant WoV IP. |  |
|                                           |                                          | Maximum Smart AMI                                            | ⊃>                                                                                                             |                                                                                                                                                           |  |
|                                           |                                          | Fortemedia SAMSoft                                           | >                                                                                                              |                                                                                                                                                           |  |
|                                           |                                          | Intel WoV>                                                   |                                                                                                                |                                                                                                                                                           |  |
|                                           |                                          | Sound Research IP>                                           |                                                                                                                |                                                                                                                                                           |  |
|                                           |                                          | Conexant Pre-Process>                                        |                                                                                                                | 1                                                                                                                                                         |  |
|                                           |                                          | Conexant Smart Amp>                                          |                                                                                                                | 1                                                                                                                                                         |  |
|                                           |                                          | Realtek Post-Process>                                        |                                                                                                                | 1                                                                                                                                                         |  |
|                                           |                                          | Realtek Smart Amp>                                           |                                                                                                                | ]                                                                                                                                                         |  |
|                                           |                                          | Icepower IP MFX sub                                          | module>                                                                                                        | ]                                                                                                                                                         |  |

| Function                      | Second level Sub-scree          | n / Description                                                                                                      |                                                                                         |
|-------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| HD Audio                      | HD Audio DSP                    | Icepower IP EFX sub module>                                                                                          |                                                                                         |
| Configuration><br>(continued) | Features<br>Configuration>      | Icepower IP SFX sub module>                                                                                          |                                                                                         |
|                               | (continued)                     | Custom Module 'Alpha'>                                                                                               |                                                                                         |
|                               |                                 | Custom Module 'Beta'>                                                                                                |                                                                                         |
|                               |                                 | Custom Module 'Gamma'>                                                                                               |                                                                                         |
| Serial IO<br>Configuration>   | I2C0 Controller1>               | Enables/disables Serial IO controller                                                                                |                                                                                         |
|                               | I2C1 Controller2>               | Following devices depend on each other:<br>I2C0 and I2C1;2;3<br>UART0 and UART1, SPI0, SPI1<br>UART2 and I2C4, I2C5  | othory                                                                                  |
|                               | I2C2 Controller3>               |                                                                                                                      | other.                                                                                  |
|                               | SPIO Controller>                |                                                                                                                      |                                                                                         |
|                               | SPI1 Controller>                |                                                                                                                      |                                                                                         |
|                               | SPI2 Controller>                |                                                                                                                      |                                                                                         |
|                               | UARTO Controller>               |                                                                                                                      |                                                                                         |
|                               | UART1 Controller>               |                                                                                                                      |                                                                                         |
|                               | UART2 Controller>               | -                                                                                                                    |                                                                                         |
|                               | GPIO Controller>                | Enable /disable the GPIO controller                                                                                  |                                                                                         |
|                               | Serial IO I2C0<br>Settings>     | I2C IO Voltage Select>                                                                                               | Select 1.8 V or 3.3 V for the controller                                                |
|                               |                                 | Connected Device>                                                                                                    | Indicate what type of device is connected to this serial IO controlle                   |
|                               | Serial IO I2C1<br>Settings>     | I2C IO Voltage Select>                                                                                               | Select 1.8 V or 3.3 V for the controller                                                |
|                               |                                 | Connected Device>                                                                                                    | Indicate what type of device is connected to this serial IO controller                  |
|                               | Serial IO SPIO<br>Settings>     | ChipSelect Polarity>                                                                                                 | Sets initial polarity for ChipSelect signal                                             |
|                               | Serial IO UARTO<br>Settings>    | Bluetooth Device>                                                                                                    | Enable/disable the vendor sensor                                                        |
|                               |                                 | Wireless Charging Mode>                                                                                              | Set the wireless charging mode                                                          |
|                               |                                 | Hardware Flow Control>                                                                                               | When enabled configures additiona<br>2 GPIO pads for use as RTS/CTS<br>signals for UART |
|                               | Serial IO GPIO<br>Settings>     | GPIO IRQ Route>                                                                                                      | Route all GPIO to one of the IRQ                                                        |
|                               | WITT/MITT Test<br>Device>       | Choose if WITT Device is used and with which controller Choose if UART test device is used and with which controller |                                                                                         |
|                               | UART Test Device>               |                                                                                                                      |                                                                                         |
|                               | Additional Serial IO<br>Device> | When enabled, ACPI will report add                                                                                   | itional devices connected to Serial IO                                                  |

| Function                                   | Second level Sub-screen                                                           | / Description                                                                                                                          |                                         |
|--------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| Serial IO<br>Configuration><br>(continued) | Serial IO Timing<br>Parameters>                                                   | Serial IO timing parameters>                                                                                                           | Serial IO timing parameter ( test only) |
|                                            | UCSI/UCMC<br>Device>                                                              | If enabled, ACPI reports UCSI/UCMC device                                                                                              |                                         |
| ISH<br>Configuration>                      | ISH Controller>                                                                   | Enable/disable integrated sensor hub                                                                                                   |                                         |
|                                            | PDT Unlock Message>                                                               | Enable/disable sending of PDT unlock message to ISH(checked state)<br>After sending, the field is set back to unchecked automatically. |                                         |
|                                            | SPI>                                                                              | Enable/disable SPI                                                                                                                     |                                         |
|                                            | UARTO/ UART1>                                                                     | Enable/disable UART0 / UART1                                                                                                           |                                         |
|                                            | 12C0/12C1/12C2>                                                                   | Enable/disable I2C0 / I2C1 / I2C2                                                                                                      |                                         |
|                                            | GP_0 - GP_7>                                                                      | Enable/disable GP_0 / 1 / 2 / 3/ 4 / 5 / 6 / 7                                                                                         |                                         |
| TraceHub<br>Configuration<br>Menu>         | TraceHub Enable<br>Mode>                                                          | Select enable /disable or debugger                                                                                                     |                                         |
|                                            | Memory Region 0<br>Buffer Size>                                                   | Selects size of memory region 0 or 1 buffer size                                                                                       |                                         |
|                                            | Memory Region 1<br>Buffer Size>                                                   | -                                                                                                                                      |                                         |
| PCH Thermal<br>Throttling                  | Thermal Throttling<br>Level>                                                      | Determines if the Intel suggested setting is used or a manual setting                                                                  |                                         |
| Control>                                   | DMI Thermal Setting>                                                              |                                                                                                                                        |                                         |
|                                            | SATA Thermal<br>Setting>                                                          |                                                                                                                                        |                                         |
| SB Porting<br>Configuration>               | SB Porting Configuration                                                          | 1                                                                                                                                      |                                         |
| DCI Enable<br>(HDCIEN)>                    | Enable/disable DCI to consent to debugging over USB3 interface                    |                                                                                                                                        |                                         |
| DCI Auto Detect<br>Enable>                 | Enable/disable detection of a DCI connection during BIOS post time ad enables DCI |                                                                                                                                        |                                         |
| Debug Port<br>Selection>                   | Selects kernel debug port and report in ACPI DBG2 table                           |                                                                                                                                        |                                         |
| GNSS>                                      | ISH – GNSS is connected to ISH. Serial IO UART – GNSS is connected to serial IO   |                                                                                                                                        |                                         |
| PCH LAN<br>Controller>                     | Enable/disable onboard NIC                                                        |                                                                                                                                        |                                         |
| DeepSx Power<br>Policies>                  | Configure DeepSX mode configuration                                               |                                                                                                                                        |                                         |
| Lan Wake From<br>DeepSx>                   | Enable/disable wake from DeepSx by the assertion of LAN_Wake# pin                 |                                                                                                                                        |                                         |
| Wake On LAN>                               | Enable/disable integrated LAN to wake the system                                  |                                                                                                                                        |                                         |
| SLP_LAN# Low<br>on DC Power>               | Enable/disable SLP_LAN                                                            | N# low on DC Power                                                                                                                     |                                         |
| K1 OFF>                                    | Enable/disable K1 off fe                                                          | ature (CLKREQ)                                                                                                                         |                                         |

| Function                                   | Second level Sub-screen / Description                                                                              |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Wake on WLAN<br>and BT Enable>             | Enable/disable PCI express wireless LAN and Bluetooth to wake the system.                                          |
| Disable DSX<br>ACPRESET<br>PullDown>       | Disable PCH internal ACPRESENT pulldown when DeepSx or G3 exit                                                     |
| CLKRUN#<br>Logic>                          | Enable CLKRUN# logic to stop PCI clocks                                                                            |
| Serial IRQ<br>Mode>                        | Configures serial IRQ mode                                                                                         |
| Port 61h Bit-4<br>Emulation>               | Emulates Port 61h bit-4 toggling in SMM                                                                            |
| State After G3>                            | Specifies state to go to when power is re-applied after power failure (G3 State)                                   |
| Port 80h<br>Redirection>                   | Controls where port 80h cycles are sent                                                                            |
| Enhanced Port<br>80 h LPC<br>Decoding>     | Supports word/dword decoding of port 80h behind LPC                                                                |
| Compatibility<br>Revision ID>              | Enable/disable PCH compatibility revision ID feature                                                               |
| PCH Cross<br>Throttling>                   | Enable/disable PCH cross throttling feature<br>Note: Only ULT supports this feature.                               |
| Disable Energy<br>Reporting>               | Enables/disables PCH energy reporting feature<br>Note: SET to disabled. This feature is only for test purposes.    |
| Enable TCO<br>Timer>                       | Enable/disable TCO timer<br>If disabled, PCH ACPI timer is disabled and stops TCO timer.                           |
| PCIe PLL SSC>                              | Selects the PCIe PLL SSC percentage (Range: 0.0 % - 2.0 %)<br>Auto keeps hardware default, no BIOS override.       |
| Unlock PCH<br>P2SB>                        | Unlock PCH P2SB SBI and configuration space by PSF                                                                 |
| PMC Read<br>Disable>                       | Enable/disable this test feature for PMC XRAM read                                                                 |
| Flash<br>Protection<br>Range<br>Registers> | Enable/disable flash protection range registers(FPRR)                                                              |
| SPD Write<br>Disable>                      | Enable/disable the setting for SPD write disable. For security, recommendations SPD write disable bit must be set. |
| ChipsetInit HECI<br>Message>               | Enable/disable ChipsetInit HECI message                                                                            |
| Bypass<br>ChipsetInit Sync<br>Reset>       | Sets this option to skip ChipsetInit sync reset                                                                    |

# 10.2.4. Security Setup Menu

The Security setup menu provides information about the passwords and functions for specifying the security settings. The passwords are case-sensitive. The mITX-KBL-H provides no factory-set passwords.

### NOTICE

If there is already a password installed, the system asks for this first. To clear a password, simply enter nothing and acknowledge by pressing <RETURN>. To set a password, enter it twice and acknowledge by pressing <RETURN>.

| Function                | Description                 |                                                                                                                             |
|-------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Administrator Password> | Sets administrator password |                                                                                                                             |
| User Password>          | Sets user password          |                                                                                                                             |
| Secure Boot>            | Attempt Secure<br>Boot>     | Secure boot activated when platform key<br>(PK) is enrolled, System mode is user<br>deployed, and CSM function is disabled. |
|                         | Secure Boot Mode>           | Selects between standard and custom.<br>Customer mode – secure boot variables<br>can be configured without authentication.  |
|                         | Key Management>             | Enables expert users to modify secure<br>boot policy variables without full<br>authentication.                              |

#### Table 79: Security Setup Menu Functions

If only the administrator's password is set, then only access to setup is limited. The password is only entered when entering setup.

i

If only the user's password is set, then the password is a power on password and must be entered to boot or enter setup. Within the setup menu the user has administrator rights.

Password length requirements are maximum 20 characters and minimum 3 characters.

### 10.2.4.1. Remember the password

It is highly recommended to keep a record of all passwords in a safe place. Forgotten passwords results in being locked out of the system.

If the system cannot be booted because the User Password or the Supervisor Password are not known, contact Kontron Support for further assistance.



HDD security passwords cannot be cleared using the above method.

## 10.2.5. Boot Setup Menu

The boot setup menu lists the for boot device priority order, that is generated dynamically.

| Function                | Description                                                                                                                                            |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Setup Prompt Timeout>   | Displays number of seconds that the firmware waits before initiating the original default boot selection.<br>65535(0xFFFF) means indefinite waiting.   |
| Bootup NumLock State>   | Selects keyboard NumLock state                                                                                                                         |
| Quiet Boot>             | Enable/disable quiet boot option                                                                                                                       |
| Boot Option #1>         | Sets the system boot order                                                                                                                             |
| Fast Boot>              | Enable/disable boot with initialization of a minimal set of devices required to launch active boot option.<br>This has no effect for BBS boot options. |
| New Boot Option Policy> | Controls placement of newly detected UEFI boot options                                                                                                 |

#### Table 80: Boot Setup Menu Functions

## 10.2.6. Save & Exit Setup Menu

The exit setup menu provides functions for handling changes made to the UEFI BIOS settings and the exiting of the setup program.

| Function                                     | Description                                                                                        |
|----------------------------------------------|----------------------------------------------------------------------------------------------------|
| Save Changes and Exit>                       | Exits system after saving changes                                                                  |
| Discard Changes and Exit>                    | Exits system setup without saving changes                                                          |
| Save Changes and Reset>                      | Resets system after saving changes                                                                 |
| Discard Changes and Reset>                   | Resets system setup without saving changes                                                         |
| Save Changes>                                | Saves changes made so far for any setup option                                                     |
| Discard Changes>                             | Discards changes made so far for any setup option                                                  |
| Restore Defaults>                            | Restores/loads default values for all setup options                                                |
| Save as User Defaults>                       | Saves changes made so far as user defaults                                                         |
| Restore User Defaults>                       | Restores user defaults to all setup options                                                        |
| UEFI Built-in EFI shell>                     | Attempts to launch the built-in EFI Shell                                                          |
| Launch EFI Shell from File System<br>Device> | Attempts to launch EFI Shell application (Shell.efi) from one of the available file system devices |

#### Table 81: Save and Exit Setup Menu Functions

# 11/ Technical Support

For technical support contact our Support Department:

E-mail: support@kontron.com Phone: +49-821-4086-888

Make sure you have the following information available when you call:

Product ID Number (PN), Serial Number (SN)



The serial number can be found on the Type Label, located on the product's rear side.

Be ready to explain the nature of your problem to the service technician.

### 11.1. Warranty

Due to their limited service life, parts that by their nature are subject to a particularly high degree of wear (wearing parts) are excluded from the warranty beyond that provided by law. This applies to the CMOS battery, for example.



If there is a protection label on your product, then the warranty is lost if the product is opened.

### 11.2. Returning Defective Merchandise

All equipment returned to Kontron must have a Return of Material Authorization (RMA) number assigned exclusively by Kontron. Kontron cannot be held responsible for any loss or damage caused to the equipment received without an RMA number. The buyer accepts responsibility for all freight charges for the return of goods to Kontron's designated facility. Kontron will pay the return freight charges back to the buyer's location in the event that the equipment is repaired or replaced within the stipulated warranty period. Follow these steps before returning any product to Kontron.

1. Visit the RMA Information website:

http://www.kontron.com/support-and-services/support/rma-information

Download the RMA Request sheet for **Kontron Europe GmbH** and fill out the form. Take care to include a short detailed description of the observed problem or failure and to include the product identification Information (Name of product, Product number and Serial number). If a delivery includes more than one product, fill out the above information in the RMA Request form for each product.

2. Send the completed RMA-Request form to the fax or email address given below at Kontron Europe GmbH. Kontron will provide an RMA-Number.

Kontron Europe GmbH RMA Support Phone: +49 (0) 821 4086-0 Fax: +49 (0) 821 4086 111 Email: service@kontron.com 3. The goods for repair must be packed properly for shipping, considering shock and ESD protection.



Goods returned to Kontron Europe GmbH in non-proper packaging will be considered as customer caused faults and cannot be accepted as warranty repairs.

4. Include the RMA-Number with the shipping paperwork and send the product to the delivery address provided in the RMA form or received from Kontron RMA Support.

# List of Acronyms

| ACPI | Advanced Configuration and Power<br>Interface |
|------|-----------------------------------------------|
| ADC  | Analog Digital Converter                      |
| AHCI | Advanced Host Controller Interface            |
| АМТ  | Active Management Technology                  |
| ΑΤΑ  | AT Attachment                                 |
| АТХ  | Advanced Technology Extended                  |
| ADC  | Analog Digital Converter                      |
| BSP  | Board Support Package                         |
| втх  | Balanced Technology Extended                  |
| CMOS | Complementary Metal Oxide<br>Semiconductor    |
| сом  | Communication Equipment (Serial Bus)          |
| DAC  | Digital Analog Converter                      |
| DDC  | Display Data Channel                          |
| DDR  | Double Data Rate (SDRAM interface)            |
| DP   | Display Port                                  |
| DXVA | DirectX Video Acceleration                    |
| ECC  | Error Checking and Correction                 |
| eDP  | Embedded Display Port                         |
| EFI  | Extensible Firmware Interface                 |
| EHCI | Enhanced Host Controller Interface            |
| EMI  | Electromagnetic Interference                  |
| ESD  | Electrostatic discharge                       |
| GND  | Ground (Earthing)                             |
| GPIO | General-purpose input/output                  |
| HBR2 | High Bit Rate (Video format)                  |
| номі | High-Definition Multimedia Interface          |
| LPC  | Low Pin Count (Serial Bus)                    |
| LVDS | Low-voltage differential signaling            |
| MDI  | Media Dependent Interface                     |
|      |                                               |

| mITX   | MiniITX (form factor for motherboards)                                   |
|--------|--------------------------------------------------------------------------|
| mPCI   | Mini PCI                                                                 |
| mSATA  | Mini SATA                                                                |
| OpenGL | Application programming interface (API)<br>for rendering vector graphics |
| РСВ    | Printed Circuit Board                                                    |
| PCI    | Peripheral Component Interconnect                                        |
| PEG    | PCI Express for Graphics                                                 |
| РСН    | Platform Controller Hub                                                  |
| PSU    | Power Supply Unit                                                        |
| PXE    | Preboot eXecution Environment                                            |
| RAID   | Redundant Array of Independent Disks                                     |
| RBR    | Reduced Bit Rate (Video format)                                          |
| RoHS   | Restriction of Hazardous Substances                                      |
| RRT    | Rapid Recover Technology (Intel)                                         |
| RST    | Rapid Storage Technology (Intel)                                         |
| RTC    | Real Time Clock                                                          |
| SATA   | Serial ATA (bus interface)                                               |
| SMB    | System Management Bus                                                    |
| SNR    | Signal-to-Noise Ratio                                                    |
| SPD    | Serial Presence Detect                                                   |
| SPDIF  | Sony/Philips Digital Interface Format                                    |
| SPI    | Serial Peripheral Interface                                              |
| TDP    | Thermal Design Power                                                     |
| ТРМ    | Trusted Platform Module                                                  |
| тхт    | Trusted Execution Technology                                             |
| UEFI   | Unified Extensible Firmware Interface                                    |
| VC1    | Video Coding format                                                      |
| VT-d   | Virtualisation Technology for Directed I/O                               |
| хнсі   | Extensible Host controller Interface                                     |



### **About Kontron**

Kontron is a global leader in IoT/Embedded Computing Technology (ECT). As a part of technology group S&T, Kontron, together with its sister company S&T Technologies, offers a combined portfolio of secure hardware, middleware and services for Internet of Things (IoT) and Industry 4.0 applications. With its standard products and tailor-made solutions based on highly reliable state-of-the-art embedded technologies, Kontron provides secure and innovative applications for a variety of industries. As a result, customers benefit from accelerated time-to-market, reduced total cost of ownership, product longevity and the best fully integrated applications overall.

For more information, please visit: http://www.kontron.com/

# Global Headquarters

### Kontron S&T AG

Lise-Meitner-Str. 3-5 86156 Augsburg Germany Tel.: + 49 821 4086-0 Fax: + 49 821 4086-111 info@kontron.com