# Approval Sheet | Customer | | |----------------------|----------------------------| | Product Number | M3S0-8GMSDDN9 | | Module speed | PC3-10600 | | Pin | 204 pin | | CI-tRCD-tRP | 9-9-9 | | SDRAM Operating Temp | -40°C~85°C | | Date | 23 <sup>rd</sup> June 2014 | **Approval by Customer** P/N: Signature: Date: Sales: Sr. Technical Manager: John Hsieh **Rev 1.0** #### 1. Features **Key Parameter** | Industry | Speed | Data Rate MT/s | | | tAA | tRCD | tRP | |--------------|-------|----------------|-----------------|------|------|------|------| | Nomenclature | Grade | CL=7 | CL=7 CL=9 CL=11 | | (ns) | (ns) | (ns) | | PC3-10600 | N | 1066 | 1333 | 1333 | 13.5 | 13.5 | 13.5 | - JEDEC Standard 204-pin Dual In-Line Memory Module - Intend for PC3-12800 applications - Inputs and Outputs are SSTL-15 compatible - VDD=VDDQ= 1.35V (1.28V~1.45V) or 1.5V - · Bi-directional Differential Data Strobe - DLL aligns DQ and DQS transition with CK transition - SDRAMs have 8 internal banks for concurrent operation - Normal and Dynamic On-Die Termination support. - SDRAMs are 78-ball BGA Package - Golden Connector (Au:30u") - 8 bit pre-fetch - Two different termination values (Rtt\_Nom & Rtt\_WR) - Auto & self refresh 7.8 $\mu$ s (TA $\leq$ +85°C) - •16/10/2 Addressing (row/column/rank)-8GB - · SDRAM operating temperature range - $-40^{\circ}C \leq TA \leq +85^{\circ}C$ - Programmable Device Operation: - Burst Type: Sequential or Interleave - Device CAS# Latency: 7, 9 - Burst Length: switch on-the-fly: BL=8 or BC 4 - RoHS Compliant (Section 13) ## 2. Environmental Requirements iDIMM are intended for use in standard office environments that have limited capacity for heating and air conditioning. | Symbol | Parameter | Rating | Units | Notes | |--------|-------------------------------------------|-------------|----------|-------| | Topr | Operating Temperature (ambient) | -40 to +85 | °C | 1 | | Тѕтс | Storage Temperature | -50 to +100 | °C | | | Hopr | Operating Humidity (relative) | 10 to 90 | % | | | Нѕтс | Storage Humidity (without condensation) | 5 to 95 | % | | | PBAR | Barometric Pressure (operating & storage) | 105 to 69 | K Pascal | 1,2 | <sup>1.</sup> The component maximum case temperature (Tcase) shall not exceed the value specified in the DDR DRAM component specification. ## 3. DRAM Parameters by device density | RTT_Nom Setting | Paran | 4Gb | Units | | |-----------------|--------------------------|--------------------------|-------|----| | tRFC | REF command ACT or REF | 260 | ns | | | tREFI | Average periodic refresh | 0°C≦Tcase <b>≦85</b> °C | 7.8 | μs | | IKEFI | interval | 85°C≦Tcase <b>≦95</b> °C | 3.9 | μs | <sup>2.</sup> Up to 9850 ft. # 4. Ordering Information | W/T DDR3L SODIMM | | | | | | | | |------------------|---------|-----------|--------------|-----------|-----------|-----|--| | Part Number | Density | Speed | DIMM | Number of | Number of | ECC | | | Part Number | Density | | Organization | DRAM | rank | 200 | | | M3S0-8GMSDDN9 | 8GB | PC3-10600 | 1Gx64 | 16 | 2 | N | | # 5. Pin Configurations (Front side/Back side) X64 SODIMM | Pin | Front | Pin | Back | Pin | Front | Pin | Back | Pin | Front | Pin | Back | |-----|--------|-----|--------|-----|------------|-----|------------|-----|--------|-----|--------| | 1 | VREFDQ | 2 | Vss | 69 | DQ27 | 70 | DQ31 | 137 | DQS4 | 138 | Vss | | 3 | Vss | 4 | DQ4 | 71 | Vss | 72 | Vss | 139 | Vss | 140 | DQ38 | | 5 | DQ0 | 6 | DQ5 | 73 | CKE0 | 74 | CKE1 | 141 | DQ34 | 142 | DQ39 | | 7 | DQ1 | 8 | Vss | 75 | VDD | 76 | VDD | 143 | DQ35 | 144 | Vss | | 9 | Vss | 10 | /DQS0 | 77 | NC | 78 | A15 *** | 145 | Vss | 146 | DQ44 | | 11 | DM0 | 12 | DQS0 | 79 | BA2 | 80 | A14 *** | 147 | DQ40 | 148 | DQ45 | | 13 | Vss | 14 | Vss | 81 | VDD | 82 | VDD | 149 | DQ41 | 150 | Vss | | 15 | DQ2 | 16 | DQ6 | 83 | A12, /BC | 84 | A11 | 151 | Vss | 152 | /DQS5 | | 17 | DQ3 | 18 | DQ7 | 85 | A9 | 86 | A7 | 153 | DM5 | 154 | DQS5 | | 19 | Vss | 20 | Vss | 87 | VDD | 88 | VDD | 155 | Vss | 156 | Vss | | 21 | DQ8 | 22 | DQ12 | 89 | A8 | 90 | <b>A</b> 6 | 157 | DQ42 | 158 | DQ46 | | 23 | DQ9 | 24 | DQ13 | 91 | <b>A</b> 5 | 92 | A4 | 159 | DQ43 | 160 | DQ47 | | 25 | Vss | 26 | Vss | 93 | VDD | 94 | VDD | 161 | Vss | 162 | Vss | | 27 | /DQS1 | 28 | DM1 | 95 | A3 | 96 | A2 | 163 | DQ48 | 164 | DQ52 | | 29 | DQS1 | 30 | /Reset | 97 | A1 | 98 | A0 | 165 | DQ49 | 166 | DQ53 | | 31 | Vss | 32 | Vss | 99 | VDD | 100 | VDD | 167 | Vss | 168 | Vss | | 33 | DQ10 | 34 | DQ14 | 101 | CK0 | 102 | CK1 | 169 | /DQS6 | 170 | DM6 | | 35 | DQ11 | 36 | DQ15 | 103 | /CK0 | 104 | /CK1 | 171 | DQS6 | 172 | Vss | | 37 | Vss | 38 | Vss | 105 | VDD | 106 | VDD | 173 | Vss | 174 | DQ54 | | 39 | DQ16 | 40 | DQ20 | 107 | A10, /AP | 108 | BA1 | 175 | DQ50 | 176 | DQ55 | | 41 | DQ17 | 42 | DQ21 | 109 | BA0 | 110 | /RAS | 177 | DQ51 | 178 | Vss | | 43 | Vss | 44 | Vss | 111 | VDD | 112 | VDD | 179 | Vss | 180 | DQ60 | | 45 | /DQS2 | 46 | DM2 | 113 | /WE | 114 | /S0 | 181 | DQ56 | 182 | DQ61 | | 47 | DQS2 | 48 | Vss | 115 | /CAS | 116 | ODT0 | 183 | DQ57 | 184 | Vss | | 49 | Vss | 50 | DQ22 | 117 | VDD | 118 | VDD | 185 | Vss | 186 | /DQS7 | | 51 | DQ18 | 52 | DQ23 | 119 | A13 *** | 120 | ODT1 | 187 | DM7 | 188 | DQS7 | | 53 | DQ19 | 54 | Vss | 121 | /S1 | 122 | NC * | 189 | Vss | 190 | Vss | | 55 | Vss | 56 | DQ28 | 123 | VDD | 124 | VDD | 191 | DQ58 | 192 | DQ62 | | 57 | DQ24 | 58 | DQ29 | 125 | TEST/NC | 126 | VREFCA | 193 | DQ59 | 194 | DQ63 | | 59 | DQ25 | 60 | Vss | 127 | Vss | 128 | Vss | 195 | Vss | 196 | Vss | | 61 | Vss | 62 | /DQS3 | 129 | DQ32 | 130 | DQ36 | 197 | SA0 | 198 | /EVENT | | 63 | DM3 | 64 | DQS3 | 131 | DQ33 | 132 | DQ37 | 199 | VDDspd | 200 | SDA | | 65 | Vss | 66 | Vss | 133 | Vss | 134 | Vss | 201 | SA1 | 202 | SCL | | 67 | DQ26 | 68 | DQ30 | 135 | /DQS4 | 136 | DM4 | 203 | Vtt | 204 | Vtt | | | | | | | | | | | | | | NC = No Connect TEST (PIN# 125) reserve for bus probing, is NC on normal modules. Pin might conneceted to NC ball od DRAMs (depanding on density); alternatively may connect to termination resistor ## 6. Architecture ## Pin Definition | Pin Name | Description | Pin Name | Description | |----------------------------|-----------------------------|-----------|----------------------------------------------------| | A0 - A13<br>(A14 or A15) | SDRAM address bus | SCL | Serial Presence Detect Clock Input | | BA0 - BA1<br>(or BA2) | SDRAM Bank Address Inputs | SDA | Serial Presence Detect Data input/output | | /RAS | SDRAM row address strobe | SA0 – SA2 | Serial Presence Detect Address<br>Inputs | | /CAS | SDRAM column address strobe | Vdd | Power Supply | | WE | SDRAM write enable | VDDID | VDD Identification Flag | | /S0 - /S1 | DIMM Rank Select Lines | Vddq | SDRAM I/O Driver power supply | | CK0 – CKE1 | SDRAM clock enable lines | Vrefdq | SDRAM I/O Reference supply | | DQ0 – DQ63 | DIMM memory data bus | Vrefca | SDRAM Command/address reference supply. | | CB0 – CB7 | DIMM ECC check bit | Vss | Ground | | DQS0 – DQS8<br>/DQS0-/DQS8 | SDRAM data strobes | VDDSPD | Serial EEPROM positive power supply | | DM0 – DM8 | SDRAM data masks | NC | Spare Pin | | ODT0-ODT1 | Spare Pin | /Reset | Reset enable | | CK0 – CK1<br>/CK0 - /CK1 | Differential SDRAM Clocks | Event# | Reserved for optional temperature-sensing hardware | | RSVD | Reserved for future use. | Vтт | SDRAM I/O termination supply. | ## 7. Function Block Diagram: - (8GB, 2 Ranks, 512Mx8 DDR3L SDRAMs) ## 8. SDRAM Absolute Maximum Ratings | Symbol | Pa | arameter | Rating | Units | Note | |-----------------------------------|--------------------------|--------------------------|----------------|-------|------| | - | | Normal Operating Temp. | -40 to 85 | °C | 1,2 | | T <sub>OPER</sub> | Operation Temperature | Extended Temp.(optional) | 85 to 95 | °C | 1,3 | | T <sub>STG</sub> | Storage Temperature | | -55 to 150 | °C | 4,5 | | V <sub>IN,</sub> V <sub>OUT</sub> | Voltage on any pins rela | tive to Vss | -0.4 to +1.975 | V | 4 | | V <sub>DD</sub> | Voltage on VDD supply | relative to Vss | -0.4 to +1.975 | V | 4,6 | | V <sub>DDQ</sub> | Voltage on VDDQ suppl | y relative to Vss | -0.4 to +1.975 | V | 4,6 | #### Note: 1. Operating Temperature TOPER is the case surface temperature on the center / top side of the DRAM. For measurement conditions, please refer to the JEDEC document JESD51-2. - 2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be supported. During operation, the DRAM case temperature must be maintained between -40 to 85 °C under all operating conditions. - 3. Some applications require operation of the DRAM in the Extended Temperature Range between 85 °C and 95 °C case temperature. Full specifications are supported in this range, but the following additional conditions apply: - a) Refresh commands must be doubled in frequency, therefore reducing the Refresh interval tREFI to 3.9 μs. It is also possible to specify a component with 1X refresh (tREFI to 7.8μs) in the Extended Temperature Range. Please refer to supplier data sheet and/or the DIMM SPD for option availability. - b) If Self-Refresh operation is required in the Extended Temperature Range, then it is mandatory to either use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 A6 =0b and MR2 A7 = 1b) or enable the optional Auto Self-Refresh mode (MR2 A6 = 1b and MR2 A7 =0b). Please refer to the supplier data sheet and/or the DIMM SPD for Auto Self-Refresh option availability, Extended Temperature Range support and tREFI requirements in the Extended Temperature Range. - 4. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 5. Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard. - 6. VDD and VDDQ must be within 300 mV of each other at all times;and VREF must be not greater than 0.6 x VDDQ, When VDD and VDDQ are less than 500 mV; VREF may be equal to or less than 300 mV # 9. DRAM AC & DC Operating | Symbol | Parameter | Min | Тур. | Max | Units | Notes | |-------------|-----------------------------------------------------------|-------------|---------------------|--------------|-------|-------| | | | | | | | | | VDD | Supply Voltage | 1.283 | 1.35 | 1.45 | V | 1,2 | | VDDQ | Supply Voltage | 1.283 | 1.35 | 1.45 | V | 1,2 | | | Single Ended AC/I | OC Input Le | evels | | | | | VIH (DC) | DC Input High (Logic1) Voltage | VREF + 0.1 | - | VDD | V | 3 | | VIL (DC) | DC Input Low (Logic 0) Voltage | Vss | - | VREF - 0.1 | V | 3 | | VIH (AC) | AC Input High (Logic1) Voltage | VREF+ 0.175 | - | - | V | 3 | | VIL (AC) | AC Input Low (Logic 0) Voltage | - | - | VREF - 0.175 | V | 3 | | VREFDQ (DC) | Reference Voltage for DQ, DM inputs | 0.49VddQ | 0.5VDDQ | 0.51VDDQ | V | 4,5 | | VREFCA (DC) | Reference Voltage for ADD,CMD inputs | 0.49VddQ | 0.5VDDQ | 0.51Vddq | V | 4,5 | | | Single Ended AC/D | C output L | evels | | | | | Vон (DC) | DC output high measurement level (for IV curve linearity) | - | 0.8 x VDDQ | - | V | | | Vом (DC) | DC output mid measurement level (for IV curve linearity) | - | 0.5 x VDDQ | - | V | | | Vol (DC) | DC output low measurement level (for IV curve linearity) | - | 0.2 x VDDQ | - | ٧ | | | Vон (AC) | AC output high measurement level (for output SR) | - | VTT + 0.1 x<br>VDDQ | - | V | 6 | | Vol (AC) | AC output low measurement level (for output SR) | | VTT - 0.1 x<br>VDDQ | - | V | 6 | | Symbol | Parameter | Min | Тур. | Max | Units | Notes | | | |-------------|---------------------------------------------------------------|------------------------|--------------|------------------------|-------|-------|--|--| | | Differential AC/DC Input Levels | | | | | | | | | VIHdiff | Differential Input high | +0.2 | - | Note 9 | V | 7 | | | | VILdiff | Differential Input logic Low | Note 9 | - | -0.2 | V | 7 | | | | VIHdiff(ac) | Differential Input high ac | 2* (VIH (AC)-<br>VREF) | - | Note 9 | V | 8 | | | | VILdiff(ac) | Differential Input logic Low ac | Note 9 | - | 2* (VREF-<br>VIL (AC)) | ٧ | 8 | | | | | Differential AC and I | DC Output | Levels | | | | | | | VOHdiff(AC) | AC differential output high measurement level (for output SR) | - | + 0.2 x VDDQ | - | V | 10 | | | | VOLdiff(AC) | AC differential output low measurement level (for output SR) | - | - 0.2 x VDDQ | - | V | 10 | | | #### Note: - Under all conditions VDDQ must be less than or equal to VDD. - VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together. - 3. For DQ and DM, Vref = VrefDQ. For input ony pins except RESET#, Vref = VrefCA. - The ac peak noise on VRef may not allow VRef to deviate from VRef(DC) by more than +/-1% VDD (for reference: approx. +/- 15 mV). - For reference: approx. VDD/2 +/- 15 mV. - 6. The swing of $\pm$ 0.1 × VDDQ is based on approximately 50% of the static single-ended output high or low swing with a driver impedance of 40 $\Omega$ and an effective test load of 25 $\Omega$ to VTT = VDDQ/2 - 7. Used to define a differential signal slew-rate. - 8. For CK CK# use VIH/VIL(ac) of ADD/CMD and VREFCA; for DQS DQS#, DQSL#, DQSL#, DQSU# use VIH/VIL(ac) of DQs and VREFDQ; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here. - 9. These values are not defined, however the single-ended signals CK, CK#, DQS, DQS#, DQSL#, DQSL#, DQSU, DQSU# need to be within the respective limits (VIH(dc) max, VIL(dc)min) for single- ended signals as well as the limitations for overshoot and undershoot. - 10. The swing of $\pm$ 0.2 $\times$ VDDQ is based on approximately 50% of the static single-ended output high or low swing with a driver impedance of 40 $\Omega$ and an effective test load of 25 $\Omega$ to VTT = VDDQ/2 at each of the differential outputs. # 10. Operating, Standby, and Refresh Currents - 8GB SODIMM (2 Ranks, 512Mx8 DDR3L SDRAMs) | Symbol | Parameter/Condition | PC3-10600 | Unit | |---------|--------------------------------------------------|-----------|------| | I DD0 | One bank; Active - Precharge | 752 | mA | | I DD1 | One bank; Active - Read - Precharge | 992 | mA | | I DD2N | Precharge Standby Current | 464 | mA | | I DD2NT | Precharge Standby ODT Current | 560 | mA | | I DD2P | Precharge Power Down Current Fast Mode | 448 | mA | | 1 DD2F | Precharge Power Down Current Slow Mode | 288 | mA | | I DD2Q | Pecharge Quiet Standby Current | 448 | mA | | I DD3N | Active Standby Current | 560 | mA | | I DD3P | Active Power-Down Current | 560 | mA | | I DD4R | Operating Current Burst Read | 2240 | mA | | I DD4W | Operating Current Burst Write | 1760 | mA | | I DD5B | Burst Refresh Current | 3648 | mA | | I DD6 | Self-Refresh Current: Normal Temperature Range | 320 | mA | | I DD6ET | Self-Refresh Current: Extended Temperature Range | 400 | mA | | I DD7 | Operating Bank Interleave Read Current | 3040 | mA | ## 11. PACKAGE DIMENSION - (8GB, 2 Ranks, 512Mx8 W/T DDR3L base SODIMM) ## 12. RoHS Declaration ## innodisk ## **Declaration of Conformity** We, InnoDisk Co., Ltd, here declare the product <a href="M3S0-8GMSDDN9">M3S0-8GMSDDN9</a> complies with the requirement of RoHS directives 2002/95/EC and 2006/122/EC. Innodisk ensures the above product meets RoHS requirements of six restricted substances. This declaration is based on vendor supplied analysis/MSDS, material certifications, and/ or 3<sup>rd</sup> party test reports of the component/ raw materials used in the manufacture of products. RoHS Exemptions Applied Of 7(C)-I for Resist. | Name of hazardous substance | Limited of RoHS ppm (mg/kg) | |----------------------------------|-----------------------------| | Cd | < 100 ppm | | Pb | < 1000 ppm | | Hg | < 1000 ppm | | Chromium VI (Cr+6) | < 1000 ppm | | Polybromodiphenyl ether (PBDE) | < 1000 ppm | | Polybrominated Biphenyls (PBB) | < 1000 ppm | | Perfluorooctane Sulfonate (PFOS) | Not Contained | Date issued: 2014/05/20 Manufacturer: : Innodisk Co., Ltd. Address: 221 5F, No. 237, Sec.1 Datong Rd., Xizhi City, New Taipei City, Taiwan Authorized Signature : QA Dept. Director – Ryan 7sai # **Revision Log** | Rev | Date | Modification | |-----|----------------------------|---------------------| | 0.1 | 23 <sup>rd</sup> June 2014 | Preliminary Edition | | 1.0 | 23 <sup>rd</sup> June 2014 | Official released. |