

# **Approval Sheet**

| Customer             |                            |
|----------------------|----------------------------|
| Product Number       | M2SK-1GMF5IH4-M            |
| Module speed         | PC2-4200                   |
| Pin                  | 200 Pin                    |
| CL-tRCD-tRP          | 4-4-4                      |
| SDRAM Operating Temp | -40°C ~ 85°C               |
| Date                 | 25 <sup>th</sup> July 2014 |

Approval by Customer P/N:
Signature:
Date:

Sales: Sr. Technical Manager: John Hsieh

**Rev 1.0** 

2008©InnoDisk Corp. All rights reserved InnoDisk Corp. reserves the right to change the Products and Specification without notices.



#### 1. Features

**Key Parameter** 

| Industry Data Rate MT/s |      |      |      | tRCD | tRP  | tRC  |  |
|-------------------------|------|------|------|------|------|------|--|
| Nomenclature            | CL=4 | CL=5 | CL=6 | (ns) | (ns) | (ns) |  |
| PC2-4200                | 533  | 533  | 533  | 15   | 15   | 60   |  |

- JEDEC Standard 200-pin Dual In-Line Memory Module
- Intend for 266MHz applications
- Inputs and Outputs are SSTL-18 compatible
- VDD=VDDQ= 1.8 Volt  $\pm$  0.1
- · Differential clock input
- All inputs are sampled at the positive going edge of the system clock
- Bi-Directional data strobe with one clock cycle preamble and one-half clock post-amble
- Address and control signals are fully synchronous to positive clock edge.
- Auto Refresh (CBR) and Self Refresh Modes support.
- Serial Presence Detect with EEPROM

- Automatic and controlled precharge commands.
- 14/10/1Addressing (row/column/rank)-1GB
- Auto & self refresh 7.8 $\mu$ s (TA  $\leq$  +85°C)
- •Golden Contactor (Au:30µ")
- SDRAM Operation Temperature (Note 1)
- $-40^{\circ}C \leq TA \leq +85^{\circ}C$
- Programmable Device Operation:
  - Burst Type: Sequential or Inteleave
  - Operation: Burst Read and Write
  - Device CAS# Latency:3,4,5
  - Burst Length: 4, 8
- RoHS Compliant (Section 15)

Note: 1. The refresh rate is required to double when Tc exceeds 85°C.



## 2. Environmental Requirements

iDIMM's SDRAM is intended for use in standard office environments that have limited capacity for heating and air conditioning.

| Symbol | Parameter                                 | Rating      | Units    | Notes |
|--------|-------------------------------------------|-------------|----------|-------|
| Topr   | Operating Temperature (ambient)           | -40 to +85  | °C       | 3     |
| Тѕтс   | Storage Temperature                       | -50 to +100 | °C       |       |
| Hopr   | Operating Humidity (relative)             | 10 to 90    | %        | 1     |
| Нѕтс   | Storage Humidity (without condensation)   | 5 to 95     | %        | 1     |
| PBAR   | Barometric Pressure (operating & storage) | 105 to 69   | K Pascal | 1,2   |

<sup>1.</sup> Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only and device functional operation at or above the conditions indicated is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

<sup>2.</sup> Up to 9850 ft.3. The component maximum case temperature (Tcase) shall not exceed the value specified in the DDR2 DRAM component specification..



# 3. Ordering Information

| W/T DDR2 SODIMM |               |          |              |         |         |     |  |  |  |
|-----------------|---------------|----------|--------------|---------|---------|-----|--|--|--|
| Part Number     | Density Speed | Speed    | Organization | Number  | Number  | ECC |  |  |  |
| Part Number     |               | Speed    | Organization | of DRAM | of rank | ECC |  |  |  |
| M2SK-1GMF5IH4-M | 1GB           | PC2-4200 | 128M x8      | 8       | 1       | N/A |  |  |  |



## 4. Pin Configurations (Front side/Back side)

-x64 SODIMM

| Pin | Front | Pin | Back   | Pin | Front  | Pin | Back  | Pin | Front | Pin | Back    | Pin | Front   | Pin | Back   |
|-----|-------|-----|--------|-----|--------|-----|-------|-----|-------|-----|---------|-----|---------|-----|--------|
| 1   | VREF  | 101 | A1     | 26  | DM1    | 126 | DQ37  | 51  | DQS2  | 151 | DQ42    | 76  | DQ31    | 176 | DQ55   |
| 2   | Vss   | 102 | A0     | 27  | Vss    | 127 | Vss   | 52  | DM2   | 152 | DQ46    | 77  | Vss     | 177 | Vss    |
| 3   | Vss   | 103 | VDD    | 28  | Vss    | 128 | Vss   | 53  | Vss   | 153 | DQ43    | 78  | Vss     | 178 | Vss    |
| 4   | DQ4   | 104 | VDD    | 29  | /DQS1  | 129 | /DQS4 | 54  | Vss   | 154 | DQ47    | 79  | CKE0    | 179 | DQ56   |
| 5   | DQ0   | 105 | A10/AP | 30  | CK0    | 130 | DM4   | 55  | DQ18  | 155 | Vss     | 80  | NC/CKE1 | 180 | DQ60   |
| 6   | DQ5   | 106 | BA1    | 31  | DQS1   | 131 | DQS4  | 56  | DQ22  | 156 | Vss     | 81  | VDD     | 181 | DQ57   |
| 7   | DQ1   | 107 | BA0    | 32  | /CK0   | 132 | Vss   | 57  | DQ19  | 157 | DQ48    | 82  | VDD     | 182 | DQ61   |
| 8   | Vss   | 108 | /RAS   | 33  | Vss    | 133 | Vss   | 58  | DQ23  | 158 | DQ52    | 83  | NC 2    | 183 | Vss    |
| 9   | Vss   | 109 | /WE    | 34  | Vss    | 134 | DQ38  | 59  | Vss   | 159 | DQ49    | 84  | NC 3    | 184 | Vss    |
| 10  | DM0   | 110 | /S0    | 35  | DQ10   | 135 | DQ34  | 60  | Vss   | 160 | DQ53    | 85  | NC 3    | 185 | DM7    |
| 11  | /DQS0 | 111 | VDD    | 36  | DQ14   | 136 | DQ39  | 61  | DQ24  | 161 | Vss     | 86  | NC 3    | 186 | /DQS7  |
| 12  | Vss   | 112 | VDD    | 37  | DQ11   | 137 | DQ35  | 62  | DQ28  | 162 | Vss     | 87  | VDD     | 187 | Vss    |
| 13  | DQS0  | 113 | /CAS   | 38  | DQ15   | 138 | Vss   | 63  | DQ25  | 163 | NC,TEST | 88  | VDD     | 188 | DQS7   |
| 14  | DQ6   | 114 | ODT0   | 39  | Vss    | 139 | Vss   | 64  | DQ29  | 164 | CK1     | 89  | A12     | 189 | DQ58   |
| 15  | Vss   | 115 | NC 4   | 40  | Vss    | 140 | DQ44  | 65  | Vss   | 165 | Vss     | 90  | A11     | 190 | Vss    |
| 16  | DQ7   | 116 | NC 4   | 41  | Vss    | 141 | DQ40  | 66  | Vss   | 166 | /CK1    | 91  | A9      | 191 | DQ59   |
| 17  | DQ2   | 117 | VDD    | 42  | Vss    | 142 | DQ45  | 67  | DM3   | 167 | /DQS6   | 92  | A7      | 192 | DQ62   |
| 18  | Vss   | 118 | VDD    | 43  | DQ16   | 143 | DQ41  | 68  | /DQS3 | 168 | Vss     | 93  | A8      | 193 | Vss    |
| 19  | DQ3   | 119 | NC 4   | 44  | DQ20   | 144 | Vss   | 69  | NC 1  | 169 | DQS6    | 94  | A6      | 194 | DQ63   |
| 20  | DQ12  | 120 | NC 4   | 45  | DQ17   | 145 | Vss   | 70  | DQS3  | 170 | DM6     | 95  | VDD     | 195 | SDA    |
| 21  | Vss   | 121 | Vss    | 46  | DQ21   | 146 | /DQS5 | 71  | Vss   | 171 | Vss     | 96  | VDD     | 196 | Vss    |
| 22  | DQ13  | 122 | Vss    | 47  | Vss    | 147 | DM5   | 72  | Vss   | 172 | Vss     | 97  | A5      | 197 | SCL    |
| 23  | DQ8   | 123 | DQ32   | 48  | Vss    | 148 | DQS5  | 73  | DQ26  | 173 | DQ50    | 98  | A4      | 198 | SA0    |
| 24  | Vss   | 124 | DQ36   | 49  | /DQS2  | 149 | Vss   | 74  | DQ30  | 174 | DQ54    | 99  | A3      | 199 | VDDSPD |
| 25  | DQ9   | 125 | DQ33   | 50  | /Event | 150 | Vss   | 75  | DQ27  | 175 | DQ51    | 100 | A2      | 200 | SA1    |

NC = No Connect, RFU = Reserved for Future Use

<sup>1.</sup> Pin69 is optional /Reset

<sup>2.</sup> Pin83 is optional /S2

<sup>3.</sup> Pin84(85 & 86) is optional /A15(/BA2 & A14) 4. Pin115(116, 119 & 120) is optional /S1(/A13, ODT1 & /S3)



## 5. Architecture

#### Pin Definition

| Pin Name                     | Description                                                         | Pin Name                 | Description                              |
|------------------------------|---------------------------------------------------------------------|--------------------------|------------------------------------------|
| A0 - A13<br>(A14 or A15)     | SDRAM address bus                                                   | CK0 - CK2<br>/CK0 - /CK2 | SDRAM Clocks                             |
| BA0 - BA1<br>(or BA2)        | SDRAM Bank Address Inputs                                           | SCL                      | Serial Presence Detect Clock Input       |
| /RAS                         | SDRAM row address strobe                                            | SDA                      | Serial Presence Detect Data input/output |
| /CAS                         | SDRAM column address strobe                                         | SA0 – SA2                | Serial Presence Detect Address Inputs    |
| WΕ                           | SDRAM write enable                                                  | Vdd                      | Power (1.8V)                             |
| /S0 - /S1                    | DIMM Rank Select Lines                                              | VDDQ                     | SDRAM I/O Driver power supply            |
| CK0 – CKE1                   | SDRAM clock enable lines                                            | VREF                     | SDRAM I/O Reference supply               |
| ODT0, ODT1                   | Active termination control lines                                    | Vss                      | Ground                                   |
| DQ0 – DQ63                   | DIMM memory data bus                                                | VDDSPD                   | Serial EEPROM positive power supply      |
| CB0 – CB7                    | DIMM ECC check bit                                                  | NC                       | Spare Pin                                |
| DQS0 - DQS8<br>/DQS0 - /DQS8 | SDRAM data strobes                                                  | Reset                    | NOT use on UDIMM                         |
| DM0 – DM8                    | SDRAM data masks/high data strobe (x8 base x72 bit module use only) |                          |                                          |



# 6. Input/Output Functional Description

| Symbol                         | Туре   | Polarity         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|--------------------------------|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CK0, CK1, CK2                  | (SSTL) | Positive<br>Edge | The positive line of the differential pair of system clock inputs which drives the input to the on-DIMM PLL. All the DDR2 SDRAM address and control inputs are sampled on the rising edge of their associated clocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| CK0#, CK1#, CK2#               | (SSTL) | Negative<br>Edge | The negative line of the differential pair of system clock inputs which drives the input to the on-DIMM PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| CKE0, CKE1                     | (SSTL) | Active<br>High   | Activates the SDRAM CK signal when high and deactivates the CK signal when low. By deactivating the clocks, CKE low initiates the Power Down mode, or the Self Refresh mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| CKE0#, CKE1#                   | (SSTL) | Active Low       | Enables the associated SDRAM command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| RAS#, CAS#, WE#                | (SSTL) | Active Low       | When sampled at the positive rising edge of the clock, RAS#, CAS#, WE# define the operation to be executed by the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| VREF                           | Supply |                  | Reference voltage for SSTL-18 inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Vddq                           | Supply |                  | Isolated power supply for the DDR SDRAM output buffers to provide improved noise immunity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| ODT0, ODT1                     | Input  | Active High      | On-Die Termination control signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| BA0, BA1                       | (SSTL) | -                | Selects which SDRAM bank is to be active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| A0 – A9<br>A10/AP<br>A11 – A13 | (SSTL) | -                | During a Bank Activate command cycle, A0-A14 defines the row address (RA0-RA13) when sampled at the rising clock edge.  During a Read or Write command cycle, A0-A9 defines the column address (CA0-CA9) when sampled at the rising clock edge. In addition to the column address, AP is used to invoke Autoprecharge operation at the end of the Burst Read or Write cycle. If AP is high, autoprecharge is selected and BA0/BA1 define the bank to be precharged. If AP is low, autoprecharge is disabled.  During a Precharge command cycle, AP is used in conjunction with BA0/BA1 to control which bank(s) to precharge. If AP is high all 4 banks will be precharged regardless of the state of BA0/BA1. If AP is low, then BA0/BA1 are used to define which bank to pre-charge. |  |  |  |  |  |
| DQ0 – DQ63                     | (SSTL) | Active<br>High   | Data and Check Bit Input/Output pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| VDD, VSS                       | Supply |                  | Power and ground for the DDR SDRAM input buffers and core logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |



| DQS0 – DQS8<br>DQS0# – DQS8# | (SSTL) | Negative and Positive Edge | Data strobe for input and output data                                                                                                                                                                                                 |
|------------------------------|--------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DM0 – DM8                    | Input  | Active High                | The data write masks, associated with one data byte. In Write mode, DM operates as a byte mask by allowing input data to be written if it is low but blocks the write operation if it is high. In Read mode, DM lines have no effect. |
| SA0 – SA2                    | -      | -                          | Address inputs. Connected to either $V_{\text{DD}}$ or $V_{\text{SS}}$ on the system board to configure the Serial Presence Detect EEPROM address.                                                                                    |
| SDA                          | -      | -                          | This bi-directional pin is used to transfer data into or out of the SPD EEPROM. A resistor must be connected from the SDA bus line to V DD to act as a pull-up.                                                                       |
| SCL                          | -      | -                          | This signal is used to clock data into and out of the SPD EEPROM. A resistor may be connected from the SCL bus time to V DD to act as a pull-up.                                                                                      |
| VDDSPD                       | Supply | -                          | Serial EEPROM positive power supply.                                                                                                                                                                                                  |



## 7. Function Block Diagram:

- (1 Rank, x8 DDR2 base SDRAM Module)





## 8. Absolute Maximum Ratings

| Symbol                             | Parameter                              | Rating       | Units |
|------------------------------------|----------------------------------------|--------------|-------|
| V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on I/O pins relative to Vss    | -0.5 to 2.3  | V     |
| V <sub>DD</sub>                    | Voltage on VDD supply relative to Vss  | -1.0 to +2.3 | V     |
| V <sub>DDQ</sub>                   | Voltage on VDDQ supply relative to Vss | -0.5 to +2.3 | V     |

**Note**: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### 9. AC & DC Operating Conditions

- AC Electrical Characteristics and Operating Conditions

 $(T_{CASE} = 0 \text{ °C} \sim 85 \text{ °C}; V_{DDQ} = 1.8V \pm 0.1V; V_{DD} = 1.8V \pm 0.1V)$ 

| Symbol       | Parameter                               | Value        | Units | Notes |
|--------------|-----------------------------------------|--------------|-------|-------|
| VREF         | Input Reference Voltage                 | 0.5 * VDDQ   | V     | 1     |
| VSWING (MAX) | Input signal maximum peak to peak swing | 1.7          | V     | 1     |
| SLEW         | Input signal minimum slew rate          | 0            | V     | 2,3   |
| VIH (AC)     | Input High (Logic1) Voltage             | VREF + 0.125 | V     |       |
| VIL (AC)     | Input Low (Logic0) Voltage              | -0.3         | V     |       |

#### Note:

- 1. Input waveform timing is referenced to the input signal crossing through the VIH/IL(AC) level applied to the device
- 2. The input signal minimum slew rate is to be maintained over the range from VREF to VIH(AC) min for rising edges and the range from VREF to VIL(AC) max for falling edges as shown in the below figure.
- 3. AC timings are referenced with input waveforms switching from VIL(AC) to VIH(AC) on the positive transitions and VIH(AC) to VIL(AC) on the negative transitions.

10 Rev 1.0



#### - SDRAM DC operating Conditions

| Symbol            | Parameter                       | Rating    | Units | Note |
|-------------------|---------------------------------|-----------|-------|------|
| T <sub>CASE</sub> | Operating Temperature (Ambient) | -40 to 85 | °C    | 1,2  |

#### Note:

- 1. Case temperature is measured at top and center side of any DRAMs.
- 2. tcase > 85°C → trefi = 3.9 µs All DRAM specification only support 0°C < tcase < 85°C

#### - DC Electrical Characteristics and Operating Conditions

 $(T_{CASE} = -40 \text{ °C} \sim 85 \text{ °C}; V_{DDQ} = 1.8 \text{V} \pm 0.1 \text{V}; V_{DD} = 1.8 \text{V} \pm 0.1 \text{V})$ 

| Symbol   | Parameter                   | Min          | Max          | Units | Notes |
|----------|-----------------------------|--------------|--------------|-------|-------|
| VDD      | Supply Voltage              | 1.7          | 1.9          | V     | 1     |
| VDDL     | Supply Voltage for DLL      | 1.7          | 1.9          | V     | 1     |
| VDDQ     | I/O Supply Voltage          | 1.7          | 1.9          | V     | 1     |
| VREF     | I/O Reference Voltage       | 0.49Vddq     | 0.51Vddq     | V     | 1, 2  |
| Vтт      | Termination Voltage         | VREF-0.04    | VREF+0.04    | V     | 31    |
| VIH (DC) | Input High (Logic1) Voltage | VREF + 0.125 | VDDQ + 0.3   | V     | 1     |
| VIL (DC) | Input Low (Logic0) Voltage  | -0.3         | VREF - 0.125 | V     | 1     |

#### Note:

- 1. Inputs are not recognized as valid until VREF stabilizes.
- VREF is expected to be equal to 0.5 V DDQ of the transmitting device, and to track variations in the DC level of the same. Peak-to-peak noise on VREF may not exceed 2% of the DC value.
- VTT of transmitting device must track VREF of receiving device.



## 10. Operating, Standby, and Refresh Currents

- 1GB SODIMM (1 Rank, 128Mx8 DDR2 SDRAMs  $T_{CASE} = 0$  °C ~ 85 °C;  $V_{DDQ} = V_{DD} = 1.8V \pm 0.1V$ )

| Symbol  | Parameter/Condition                                                                                                                                                                                                                                         | PC2-4200 | Unit |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|
| I DD0   | Operating Current: one bank; active/precharge; tRC = tRC (MIN); tCK = tCK (MIN); DQ, DM, and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle                                                            | 570      | mA   |
| I DD1   | Operating Current: one bank; active/read/precharge; Burst = 2; tRC = tRC (MIN); CL=2.5; tCK = tCK (MIN); IOUT = 0mA; address and control inputs changing once per clock cycle                                                                               | 650      | mA   |
| I DD2P  | Precharge Power-Down Standby Current: all banks idle; power-down mode; CKE $\leq$ VIL (MAX); tCK = tCK (MIN)                                                                                                                                                | 70       | mA   |
| I dd2n  | Idle Standby Current: $CS \ge VIH$ (MIN); all banks idle; $CKE \ge VIH$ (MIN); $tCK = tCK$ (MIN); address and control inputs changing once per clock cycle                                                                                                  | 340      | mA   |
| l dd2Q  | Precharge Quiet Standby Current: All banks idle; is HIGH; CKE is HIGH; $t_{CK} = t_{CK \; (MIN)}$ ; Other control and address inputs are stable, Data bus inputs are floating.                                                                              | 240      | mA   |
| l dd3pf | Active Power-Down Current: All banks open; tCK = tCK (MIN), CKE is LOW; Other control and address inputs are STABLE, Data bus inputs are floating. MRS A12 bit is set to <b>low</b> (Fast Power-down Exit).                                                 | 90       | mA   |
| I DD3PS | Active Power-Down Current: All banks open; tCK = tCK (MIN), CKE is LOW; Other control and address inputs are STABLE, Data bus inputs are floating. MRS A12 bit is set to <b>high</b> (Slow Power-down Exit).                                                | 90       | mA   |
| I dd3n  | Active Standby Current: one bank; active/precharge; $CS \ge VIH$ (MIN); $CKE \ge VIH$ (MIN); $tRC = tRAS$ (MAX); $tCK = tCK$ (MIN); $DQ$ , $DM$ , and $DQS$ inputs changing twice per clock cycle; address and control inputs changing once per clock cycle | 410      | mA   |
| l dd4W  | Operating Current: one bank; Burst = 2; writes; continuous burst; address and control inputs changing once per clock cycle; DQ and DQS inputs changing twice per clock cycle; CL=2.5; tCK = tCK (MIN)                                                       | 1240     | mA   |
| l dd4r  | Operating Current: one bank; Burst = 2; reads; continuous burst; address and control inputs changing once per clock cycle; DQ and DQS outputs changing twice per clock cycle; CL = 2.5; tCK = tCK (MIN); IOUT = 0mA                                         | 1260     | mA   |
| I DD5   | Auto-Refresh Current: tRC = tRFC (MIN)                                                                                                                                                                                                                      | 1440     | mA   |
| I DD6   | Self-Refresh Current: CKE ≤ 0.2V                                                                                                                                                                                                                            | 70       | mA   |
| l dd7   | Operating Current: four bank; four bank interleaving with BL = 4, address and control inputs randomly changing; 50% of data changing at every transfer; tRC = tRC (min); IOUT = 0mA.                                                                        | 1540     | mA   |



## 11. AC Timing Specifications

(T<sub>CASE</sub> = 0 °C ~ 85 °C;  $V_{DDQ}$  = 1.8V  $\pm$  0.1V;  $V_{DD}$  = 1.8V  $\pm$  0.1V, See AC Characteristics)

| Symbol  | Parameter/Condition                                                                                                                                                                                                                     | PC2-4200 | Unit |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|
| I DD0   | Operating Current: one bank; active/precharge; tRC = tRC (MIN); tCK = tCK (MIN); DQ, DM, and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle                                        | 560      | mA   |
| l dd1   | Operating Current: one bank; active/read/precharge; Burst = 2; tRC = tRC (MIN); CL=2.5; tCK = tCK (MIN); IOUT = 0mA; address and control inputs changing once per clock cycle                                                           | 600      | mA   |
| I DD2P  | Precharge Power-Down Standby Current: all banks idle; power-down mode; CKE $\leq$ VIL (MAX); tCK = tCK (MIN)                                                                                                                            | 65       | mA   |
| I dd2n  | Idle Standby Current: $CS \ge VIH$ (MIN); all banks idle; $CKE \ge VIH$ (MIN); $tCK = tCK$ (MIN); address and control inputs changing once per clock cycle                                                                              | 240      | mA   |
| I dd2Q  | Precharge Quiet Standby Current: All banks idle; is HIGH; CKE is HIGH; $t_{CK} = t_{CK \; (MIN)}$ ; Other control and address inputs are stable, Data bus inputs are floating.                                                          | 240      | mA   |
| I DD3PF | Active Power-Down Current: All banks open; tCK = tCK (MIN), CKE is LOW; Other control and address inputs are STABLE, Data bus inputs are floating. MRS A12 bit is set to <b>low</b> (Fast Power-down Exit).                             | 240      | mA   |
| I DD3PS | Active Power-Down Current: All banks open; tCK = tCK (MIN), CKE is LOW; Other control and address inputs are STABLE, Data bus inputs are floating. MRS A12 bit is set to <b>high</b> (Slow Power-down Exit).                            | 100      | mA   |
| I dd3n  | Active Standby Current: one bank; active/precharge; CS ≥ VIH (MIN); CKE ≥ VIH (MIN); tRC = tRAS (MAX); tCK = tCK (MIN); DQ, DM, and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle | 320      | mA   |
| I DD4W  | Operating Current: one bank; Burst = 2; writes; continuous burst; address and control inputs changing once per clock cycle; DQ and DQS inputs changing twice per clock cycle; CL=2.5; tCK = tCK (MIN)                                   | 680      | mA   |
| l dd4r  | Operating Current: one bank; Burst = 2; reads; continuous burst; address and control inputs changing once per clock cycle; DQ and DQS outputs changing twice per clock cycle; CL = 2.5; tCK = tCK (MIN); IOUT = 0mA                     | 600      | mA   |
| I DD5   | Auto-Refresh Current: tRC = tRFC (MIN)                                                                                                                                                                                                  | 760      | mA   |
| I DD6   | Self-Refresh Current: CKE ≤ 0.2V                                                                                                                                                                                                        | 65       | mA   |
| I DD7   | Operating Current: four bank; four bank interleaving with BL = 4, address and control inputs randomly changing; 50% of data changing at every transfer; tRC = tRC (min); IOUT = 0mA.                                                    | 1440     | mA   |



## 12. AC Timing Specifications

(T<sub>CASE</sub> = 0 °C ~ 85 °C;  $V_{DDQ}$  = 1.8V  $\pm$  0.1V;  $V_{DD}$  = 1.8V  $\pm$  0.1V, See AC Characteristics)

|           |                                                                                              | PC2-                 | 4200                | Unit |
|-----------|----------------------------------------------------------------------------------------------|----------------------|---------------------|------|
| Symbol    | Symbol Parameter –                                                                           |                      | Max.                |      |
| tAC       | DQ output access time from CK/CK#                                                            | -0.50                | +0.50               | ns   |
| tDQSCK    | DQS output access time from CK/CK#                                                           | -0.45                | +0.45               | ns   |
| tCH       | CK high-level width                                                                          | 0.45                 | 0.55                | tcĸ  |
| tCL       | CK low-level width                                                                           | 0.45                 | 0.55                | tcĸ  |
| tHP       | Minimum half clk period for any given cycle; defined by clk high (tch) or clk low (tcl) time | tCH/L<br>min         | 1                   | tCK  |
| tcĸ       | Clock Cycle Time                                                                             | 3.75                 | 8                   | ns   |
| tDS       | DQ and DM input setup time(differential data strobe)                                         | 100                  | -                   | ps   |
| tDH       | DQ and DM input hold time(differential data strobe)                                          | 225                  | -                   | ps   |
| tiPW      | Input pulse width                                                                            | 0.6                  | -                   | tcĸ  |
| tDIPW     | DQ and DM input pulse width (each input)                                                     | 0.35                 | -                   | tcĸ  |
| tHZ       | Data-out high-impedance time from CK/XK                                                      | -                    | tACmax              | ns   |
| tLZ(DQS)  | DQS low-impedance time from CK/XK                                                            | tACmin               | tACmax              | ns   |
| tLZ(DQ)   | DQ low-impedance time from CK/XK                                                             | 2t <sub>AC</sub> min | t <sub>AC</sub> max | ns   |
| tDQSQ     | DQS-DQ skew (DQS & associated DQ signals)                                                    | -                    | 0.3                 | ns   |
| tQHS      | Data hold Skew Factor                                                                        | -                    | 0.4                 | ns   |
| tQН       | Data output hold time from DQS                                                               | tHP -                | -                   | ns   |
| tDQSS     | Write command to 1st DQS latching transition                                                 | -0.25                | +0.25               | tcĸ  |
| tDQSL,(H) | DQS input low (high) pulse width (write cycle)                                               | 0.35                 | -                   | tcĸ  |
| tDSS      | DQS falling edge to CK setup time (write cycle)                                              | 0.2                  | -                   | tCK  |
| tDSH      | DQS falling edge hold time from CK (write cycle)                                             | 0.2                  | -                   | tcĸ  |



| tMRD    | Mode register set command cycle time                                    | 2           | -    | tcĸ      |  |
|---------|-------------------------------------------------------------------------|-------------|------|----------|--|
| twpst   | Write postamble                                                         | 0.40        | tCK  |          |  |
| twpre   | Write preamble                                                          | 0.35        |      |          |  |
| WI ILE  | Address and control input hold time                                     | 0.00        |      | tCK      |  |
| tıH     | Address and control input note time                                     | 250         | -    | ps       |  |
| tis     | Address and control input setup time                                    | 375         | -    | ps       |  |
| tRPRE   | Read preamble                                                           | 0.90        | 1.10 | tcĸ      |  |
| tRPST   | Read postamble                                                          | 0.40        | 0.60 | tcĸ      |  |
| tRRD    | Active bank A to Active bank B command                                  | 10          | -    | ns       |  |
| †Delevi | Minimum time clocks remains ON after CKE                                | tIS + tCK + |      | no       |  |
| tDelay  | asynchronously drops Low                                                | tıH         | -    | ns       |  |
|         | Average Periodic Refresh Interval                                       | 3.          | 9    | μs       |  |
| trefi   | (85°C < T <sub>CASE</sub> ≤ 95°C)                                       |             |      | <b>,</b> |  |
|         | Average Periodic Refresh Interval                                       | 7.8         |      | μs       |  |
|         | $(0^{\circ}\text{C} \le \text{T}_{\text{CASE}} \le 85^{\circ}\text{C})$ |             |      | ·        |  |
| tOIT    | OCD drive mode output delay                                             | 0 12        |      | ns       |  |
| tCCD    | CAS# to CAS# delay                                                      | 2           |      | tcĸ      |  |
| twr     | Write recovery time without Auto-Precharge                              | 15          | -    | ns       |  |
| WR      | Write recovery time with Auto-Precharge                                 | twr/tck     | -    | tcĸ      |  |
| tDAL    | Auto precharge write recovery + precharge time                          | WR+tRP      | -    | tcĸ      |  |
| tWTR    | Internal write to read command delay                                    | 10          | -    | ns       |  |
| tRTP    | Internal read to precharge command delay                                | 7.5         |      | ns       |  |
| txsnr   | Exit self refresh to a Non-read command                                 | tRFC+10     |      | ns       |  |
| txsrd   | Exit self refresh to a Read command                                     | 200         |      | tcĸ      |  |
| tXP     | Exit precharge power down to any Non- read command                      | 2 -         |      | tcĸ      |  |
| txard   | Exit active power down to read command                                  | 2           | -    | tcĸ      |  |
| txards  | Exit active power down to read command                                  | 6-AL        |      | tcĸ      |  |
| tCKE    | CKE minimum pulse width                                                 | 3           |      | tCK      |  |



| Compleal | Danamatan                       | PC2-            | 4200                 | Unit |
|----------|---------------------------------|-----------------|----------------------|------|
| Symbol   | Parameter                       | Min.            | Max.                 | Unit |
| taond    | ODT turn-on delay               | 2               | 2                    | tcĸ  |
| tAON     | ODT turn-on                     | tAC (min)       | tAC (max)<br>+1      | ns   |
| taonpd   | ODT turn-on (Power down mode)   | tAC (min)<br>+2 | 2tCK + tAC(max) +1   | ns   |
| tAOFD    | ODT turn-off delay              | 2.5             | 2.5                  | tcĸ  |
| tAOF     | ODT turn-off                    | tAC(min)        | tAC(max)<br>+0.6     | ns   |
| tAOFPD   | ODT turn-off (Power down mode)  | tAC<br>(min)+2  | 2.5tCK + tAC(max) +1 | ns   |
| tanpd    | ODT to power down entry latency | 3               |                      | tCK  |
| taxpd    | ODT power down exit latency     | 8               |                      | tcĸ  |

# 13. Speed Grade Definition

| Sumah al | PC2-4200           |     | Unit   |      |
|----------|--------------------|-----|--------|------|
| Symbol   | Parameter -        | Min | Max    | Unit |
| tras     | Row Active Time    | 45  | 70,000 | ns   |
| tRC      | Row Cycle Time     | 60  | -      | ns   |
| tRCD     | RAS to CAS delay   | 15  | -      | ns   |
| tRP      | Row Precharge Time | 15  | -      | ns   |



#### 14.SPD Serial Presence Detect

| Byte | Description                                            | DDR2 1GB SODIMM | Note |
|------|--------------------------------------------------------|-----------------|------|
| 0    | Number of Serial PD Bytes Written during Production    | 80              |      |
| 1    | Total Number of Bytes in Serial PD device              | 08              |      |
| 2    | Fundamental Memory Type                                | 08              |      |
| 3    | Number of Row Addresses on Assembly                    | 0E              |      |
| 4    | Number of Column Addresses on Assembly                 | 0A              |      |
| 5    | Number of DIMM Bank, Package, and Height               | 60              |      |
| 6    | Data Width of this Assembly                            | 40              |      |
| 7    | Reserved                                               | 00              |      |
| 8    | Voltage Interface Level of this Assembly               | 05              |      |
| 9    | DDR2 SDRAM Cycle Time at CL=5 (ns)                     | 3D              |      |
| 10   | DDR2 SDRAM Access Time from Clock at CL=5 (ns)         | 50              |      |
| 11   | DIMM Configuration Type                                | 00              |      |
| 12   | Refresh Rate/Type                                      | 82              |      |
| 13   | Primary DDR2 SDRAM Width                               | 08              |      |
| 14   | Error Checking DDR2 SDRAM Device Width                 | 00              |      |
| 15   | Reserved                                               | 00              |      |
| 16   | DDR2 SDRAM Device Attributes: Burst Length Supported   | 0C              |      |
| 17   | DDR2 SDRAM Device Attributes: Number of Device Banks   | 08              |      |
| 18   | DDR2 SDRAM Device Attributes: /CAS Latencies Supported | 38              |      |
| 19   | Reserved                                               | 01              |      |
| 20   | DDR2 SDRAM DIMM Type Information                       | 04              |      |
| 21   | DDR2 SDRAM Module Attributes:                          | 00              |      |
| 22   | DDR2 SDRAM Device Attributes: General                  | 07              |      |



| Byte | Description                                                         | DDR2 1GB SODIMM |
|------|---------------------------------------------------------------------|-----------------|
| 23   | Minimum Clock Cycle at CL=4                                         | 3D              |
| 24   | Maximum Data Access Time (t <sub>ac</sub> ) from Clock at CL=4 (ns) | 50              |
| 25   | Minimum Clock Cycle Time at CL=3 (ns)                               | 50              |
| 26   | Maximum Data Access Time (t <sub>ac</sub> ) from Clock at CL=3 (ns) | 60              |
| 27   | Minimum Row Precharge Time (t <sub>RP</sub> ) (ns)                  | 3C              |
| 28   | Minimum Row Active to Row Active delay (t <sub>RRD</sub> )          | 1E              |
| 29   | Minimum RAS to CAS delay (t <sub>RCD</sub> ) (ns)                   | 3C              |
| 30   | Minimum RAS Pulse Width (t <sub>RAS</sub> )                         | 2D              |
| 31   | Module Bank Density                                                 | 01              |
| 32   | Address and Command Setup Time Before Clock (t <sub>IS</sub> ) (ns) | 25              |
| 33   | Address and Command Hold Time After Clock (t <sub>iH</sub> ) (ns)   | 37              |
| 34   | Data Input Setup Time Before Clock (t <sub>DS</sub> )               | 10              |
| 35   | Data Input Hold Time After Clock (t <sub>DH</sub> ) (ns)            | 22              |
| 36   | Write Recovery Time (t <sub>WR</sub> )                              | 3C              |
| 37   | Internal Write to Read Command delay (t <sub>WTR</sub> )            | 1E              |
| 38   | Internal Read to Precharge delay (t <sub>RTP</sub> )                | 1E              |
| 39   | Memory Analysis Probe Characteristics                               | 00              |
| 40   | Extension of Byte 41 t <sub>RC</sub> and Byte 42 t <sub>RFC</sub>   | 06              |
| 41   | Minimum Core Cycle Time (t <sub>RC</sub> ) (ns)                     | 3C              |
| 42   | Min. Auto Refresh Command Cycle Time (t <sub>RFC</sub> )            | 7F              |
| 43   | Maximum Clock Cycle Time (t <sub>CK</sub> )                         | 80              |
| 44   | Max. DQS-DQ Skew Factor (t <sub>DQS</sub> ) (ns)                    | 1E              |
| 45   | Read Data Hold Skew Factor (t <sub>QHS</sub> ) (ns)                 | 28              |



| Byte | Description                                                                                                | DDR2 1GB SODIMM |
|------|------------------------------------------------------------------------------------------------------------|-----------------|
| 46   | PLL Relock Time                                                                                            | 00              |
| 47   | Tcasemax DT4R4W Delta                                                                                      | 00              |
| 48   | Thermal Resistance of DRAM Package from Top (Case) to Ambient (Psi-T-A DRAM)                               | 00              |
| 49   | DRAM Case Temperature Rise from Ambient due to Activate-Precharge/Mode Bits (DT0/Mode Bits)                | 00              |
| 50   | DRAM Case Temperature Rise from Ambient due to Precharge/Quiet Standby (DT2N/DT2Q)                         | 00              |
| 51   | DRAM Case Temperature Rise from Ambient due to Precharge Power-Down (DT2P)                                 | 00              |
| 52   | DRAM Case Temperature Rise from Ambient due to Active Standby (DT3N)                                       | 00              |
| 53   | DRAM Case Temperature Rise from Ambient due to Active Power-Down with Fast PDN Exit (DT3Pfast)             | 00              |
| 54   | DRAM Case Temperature Rise from Ambient due to Active Power-Down with Slow PDN Exit (DT3Pslow)             | 00              |
| 55   | DRAM Case Temperature Rise from Ambient due to Page Open Burst Read/DT4R4W Mode Bit (DT4R/DT4R4W Mode Bit) | 00              |
| 56   | DRAM Case Temperature Rise from Ambient due to Burst<br>Refresh (ST5B)                                     | 00              |
| 57   | DRAM Case Temperature Rise from Ambient due to Bank interleave Reads with Auto-Precharge (DT7)             | 00              |
| 58   | Thermal Resistance of PLL Package from Top (Case) to Ambient (Psi T-A PLL)                                 | 00              |



| Byte   | Description                                                                                               | DDR2 1GB SODIMM                                          |
|--------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| 59     | Thermal Resistance of Register Package from Top (Case) to Ambient (Psi T-A Register)                      | 00                                                       |
| 60     | PLL Case Temperature Rise from Ambient due to PLL Active (DT PLL Active)                                  | 00                                                       |
| 61     | Register Case Temperature Rise from Ambient due to Register Active/Mode Bit (DT Register Active/Mode Bit) | 00                                                       |
| 62     | SPD Reversion                                                                                             | 12                                                       |
| 63     | Checksum for byte 0-62                                                                                    | 5C                                                       |
| 64-71  | Manufacture's JEDEC ID Code                                                                               | 7F 7F 7F 7F 7F 7F F1 00                                  |
| 72     | Module Manufacturing Location                                                                             | 02                                                       |
| 73-91  | Module Part number                                                                                        | 69 2D 44 49 4D 4D FF 00 00<br>00 00 00 00 00 00 00 00 00 |
| 92-255 | Reserved                                                                                                  | -                                                        |



## 15. Physical Dimension





#### 16. RoHS Declaration

# innodisk

#### **Declaration of Conformity**

We, InnoDisk Co., Ltd, here declare the product <u>M2SK-1GMF5IH4/-(X)</u> complies with the requirement of RoHS directives 2011/65/EU and 2006/12/EC.

Innodisk ensures the above product meets RoHS requirements of six restricted substances. This declaration is based on vendor supplied analysis/MSDS, material certifications, and/ or 3<sup>rd</sup> party test reports of the component/ raw materials used in the manufacture of products.

| Name of hazardous substance      | Limited of RoHS ppm (mg/kg) |
|----------------------------------|-----------------------------|
| Cd                               | < 100 ppm                   |
| Pb                               | < 1000 ppm                  |
| Hg                               | < 1000 ppm                  |
| Chromium VI (Cr+6)               | < 1000 ppm                  |
| Polybromodiphenyl ether (PBDE)   | < 1000 ppm                  |
| Polybrominated Biphenyls (PBB)   | < 1000 ppm                  |
| Perfluorooctane Sulfonate (PFOS) | Not Contained               |

Date issued: 2013/01/22

Manufacturer: : InnoDisk Co., Ltd.

Address: 9F, No. 100, Sec.1 Xintai 5th Rd.,

Xizhi City, Taipei 221, Taiwan

Authorized Signature:

QA Dept. Director – Ryan 7sai

2008@InnoDisk Corp. All rights reserved

InnoDisk Corp. reserves the right to change the Products and Specification without notices.



# **Revision Log**

| Rev | Date                       | Modification        |
|-----|----------------------------|---------------------|
| 0.1 | 25 <sup>th</sup> July 2014 | Preliminary Edition |
| 1.0 | 25 <sup>rd</sup> July 2014 | Official Release    |