### mSATA ### **D150Q Series** # Customer Customer Part Number: InnoDisk Part Number: InnoDisk Model Name: Date: ## InnoDisk Customer Approver Approver ## The Total Solution For Industrial Flash Storage ### **Table of contents** | REVISION HISTORY | 4 | |-----------------------------------------------------|----| | LIST OF FIGURES | 5 | | | | | 1. PRODUCT OVERVIEW | 6 | | 1.1 Introduction of InnoDisk mSATA D150Q | 6 | | 1.2 PRODUCT VIEW | 6 | | 1.3 PRODUCT MODELS | 6 | | 1.4 SATA INTERFACE | 6 | | 1.5 CAPACITY | 7 | | 2.1 OVERVIEW | 7 | | 2.2 SATA II CONTROLLER | 7 | | 2.3 ERROR DETECTION AND CORRECTION | 7 | | 2.4 WEAR-LEVELING | 8 | | 2.5 BAD BLOCKS MANAGEMENT | 8 | | 3. INSTALLATION REQUIREMENTS | g | | | | | 3.1 INNODISK MSATA D150Q PIN DIRECTIONS | | | 3.2 ELECTRICAL CONNECTIONS FOR INNODISK MSATA D150Q | | | 3.3 DEVICE DRIVE | 9 | | 4. SPECIFICATIONS | 10 | | 4.1 CE AND FCC COMPATIBILITY | 10 | | 4.2 RoHS COMPLIANCE | | | 4.3 ENVIRONMENTAL SPECIFICATIONS | | | 4.3.1 Temperature Ranges | | | 4.3.2 Humidity | | | 4.3.3 Shock and Vibration | | | 4.3.4 Mean Time between Failures (MTBF) | | | 4.4 ENDURANCE | | | 4.5 Transfer Mode | | | 4.6 PIN ASSIGNMENT | | | 4.7 MECHANICAL DIMENSIONS | | | 4.8 WEIGHT | | | 4.9 PERFORMANCE | | | 4.10 SEEK TIME | | | 4.11 HOT PLUG | | | 4.12 NAND FLASH MEMORY | | | 4.13 ELECTRICAL SPECIFICATIONS | | | 4.13.1 Power Requirement | | | <u> </u> | | | 4.13.2 F | Power Consumption | 14 | |--------------------|---------------------------|----| | 4.13.3 E | Device Parameters | 14 | | 4.14 THERM | MAL SENSOR | 15 | | 4.15 <b>W</b> RITE | PROTECT SWITCH | 15 | | 5. SUPPORT | ED ATA COMMANDS | 15 | | 5.1 SUPPOR | RTED ATA COMMANDS | 15 | | 5.1.1 CI | heck Power Mode | 17 | | 5.1.2 ID | ENTIFY DEVICE | 18 | | 5.1.3 ID | DLE | 26 | | 5.1.4 ld | lle Immediate | 28 | | 5.1.5 SI | MART | 29 | | 5.1.6 Re | ead Multiple | 33 | | 5.1.7 Re | ead Sector(s) | 35 | | 5.1.8 Re | ead Verify Sector | 37 | | 5.1.9 Re | ead DMA | 39 | | 5.1.10 | Set Multiple Mode | 41 | | 5.1.11 | Set Sleep Mode | 43 | | 5.1.12 | Flush Cache | 44 | | 5.1.13 | Standby | 46 | | 5.1.14 | Standby Immediate | 47 | | 5.1.15 | Write Multiple | 49 | | 5.1.16 | Write Sector | 51 | | 5.1.17 | Write DMA | 53 | | 5.1.18 | Execute Device Diagnostic | 55 | | 5.1.19 | Security Set Password | 57 | | 5.1.20 | Security Unlock | 59 | | 5.1.21 | Security Erase Prepare | 61 | | 5.1.22 | Security Erase Unit | 62 | | 5.1.23 | Security Freeze Lock | 65 | | 5.1.24 | Security Disable Password | 67 | | 6. PART NUM | MBER RULE | 70 | ### **REVISION HISTORY** | Revision | Description | Date | |----------|----------------|-----------| | 1.0 | First Released | NOV, 2012 | ### **List of Figures** | ·IGURE 1: INNODISK MSATA D150Q | 6 | |------------------------------------------------------|-----| | FIGURE 2: INNODISK MSATA D150Q BLOCK DIAGRAM | 7 | | Figure 3: Signal Segment and Power Segment | | | Figure 4: InnoDisk mSATA D150Q mechanical dimensions | | | IGURE 4. INNODISK WOATA DIJUW WECHANICAL DIWENSIONS | I J | ### 1. Product Overview ### 1.1 Introduction of InnoDisk mSATA D150Q InnoDisk mSATA D150Q is designed as the standard Mini PCIe form factor with SATA interface, and supports SATA II standard (3.0Gb/s) with good performance and thus performs faster data transfer rate. Sustain read can reach up to 136MB/s, and sustain write reach up to 122MB/s. The form factor is followed the MO-300 specification, established by JEDEC. Regarding of mechanical interference, InnoDisk mSATA D150Q absolutely replaces the traditional hard disk and makes personal computer, in any field, smaller and easier. InnoDisk mSATA D150Q effectively reduces the booting time of operation system and the power consumption is less than hard disk drive (HDD), and complies with ATA protocol, no additional drives are required, and can be configured as a boot device or data storage device. ### 1.2 Product View Figure 1: InnoDisk mSATA D150Q ### 1.3 Product Models InnoDisk mSATA D150Q is available in follow capacities. - mSATA D150Q TSOP 2GB - mSATA D150Q TSOP 4GB - mSATA D150Q TSOP 8GB - mSATA D150Q TSOP 16GB - mSATA D150Q TSOP 32GB - mSATA D150Q TSOP 64GB ### 1.4 SATA Interface InnoDisk mSATA D150Q support SATA II interface, and compliant with Serial ATA Gen 1 and Gen 2 specification (Gen2 supports 1.5Gbps /3.0Gbps data rate). ### 1.5 Capacity InnoDisk mSATA D150Q provides from 2GB up to 64GB capacities within SLC Flash IC. ### 2. Theory of operation ### 2.1 Overview Figure 2 shows the operation of InnoDisk mSATA D150Q from the system level, including the major hardware blocks. Figure 2: InnoDisk mSATA D150Q Block Diagram InnoDisk mSATA D150Q integrates a SATA II controller and NAND flash memories. Communication with the host occurs through the host interface, using the standard ATA protocol. Communication with the flash device(s) occurs through the flash interface. ### 2.2 SATA II Controller The SATA II controller is 3.0 Gbps (Gen. 2), and support hot-plug. The Serial ATA physical, link and transport layers are compliant with Serial ATA Gen 1 and Gen 2 specification (Gen 2 supports 1.5Gbps/3.0Gbps data rate). The controller has 8 channels for flash interface. The controller is equipped with 96KB of internal memory. 64 KB of memory is used for data buffer, and 32 KB is used for general purpose. The internal memory can also be used as an intermediate memory for storing data blocks during a wear-leveling procedure. There are 40KB of internal memory is used for code. A 10KB internal boot ROM includes basic routines for accessing the flash memories and for loading the main code into the internal memory. ### 2.3 Error Detection and Correction Highly sophisticated Error Correction Code algorithms are implemented. The ECC unit consists of the Parity Unit (parity-byte generation) and the Syndrome Unit (syndrome-byte computation). This unit implements an algorithm that can correct 16 bits per 1024 bytes in an ECC block. Code-byte generation during write operations, as well as error detection during read operation, is implemented on the fly without any speed penalties. ### 2.4 Wear-Leveling Flash memory can be erased within a limited number of times. This number is called the *erase cycle limit* or *write endurance limit* and is defined by the flash array vendor. The erase cycle limit applies to each individual erase block in the flash device. InnoDisk mSATA D150Q uses a static wear-leveling algorithm to ensure that consecutive writes of a specific sector are not written physically to the same page/block in the flash. This spreads flash media usage evenly across all pages, thereby extending flash lifetime. ### 2.5 Bad Blocks Management Bad Blocks are blocks that contain one or more invalid bits whose reliability are not guaranteed. The Bad Blocks may be presented while the SSD is shipped, or may generate during the life time of the SSD. When the Bad Blocks is detected, it will be flagged, and not be used anymore. The SSD implement Bad Blocks management and replacement, Error Correct Code to avoid data error occurred. The functions will be enabled automatically to transfer data from Bad Blocks to spare blocks, and correct error bit. After the reserved block less than 40, the SSD will be locked, and cannot be written anymore. ### 3. Installation Requirements ### 3.1 InnoDisk mSATA D150Q Pin Directions **Figure 3: Signal Segment and Power Segment** ### 3.2 Electrical Connections for InnoDisk mSATA D150Q A Serial ATA device may be either directly connected to a host or connected to a host through a cable. For connection via cable, the cable should be no longer than 1 meter. The SATA interface has a separate connector for the power supply. Please refer to the pin description for further details. ### 3.3 Device drive No additional device drives are required. InnoDisk mSATA D150Q can be configured as a boot device. ### 4. Specifications ### 4.1 CE and FCC Compatibility InnoDisk mSATA D150Q conforms to CE and FCC requirements. ### 4.2 RoHS Compliance InnoDisk mSATA D150Q is fully compliant with RoHS directive. ### 4.3 Environmental Specifications ### 4.3.1 Temperature Ranges Operating Temperature Range: Standard Grade: 0°C ~ +70°C Industrial Grade: -40°C ~ +85°C Storage Temperature Range: - Standard Grade: -55°C to +95°C ### 4.3.2 Humidity Relative Humidity: 10-95%, non-condensing ### 4.3.3 Shock and Vibration Table 1: Shock/Vibration Testing for InnoDisk mSATA D150Q | Reliability Test Conditions Re | | Reference Standards | |--------------------------------|--------------------------------|---------------------| | Vibration | 7 Hz to 2K Hz, 20G, 3 axes | IEC 68-2-6 | | Mechanical Shock | Duration: 0.5ms, 1500G, 3 axes | IEC 68-2-27 | ### 4.3.4 Mean Time between Failures (MTBF) Table 2 summarizes the MTBF prediction results for various InnoDisk mSATA D150Q configurations. The analysis was performed using a RAM Commander<sup>™</sup> failure rate prediction. - Failure Rate: The total number of failures within an item population, divided by the total number of life units expended by that population, during a particular measurement interval under stated condition. - Mean Time between Failures (MTBF): A basic measure of reliability for repairable items: The mean number of life units during which all parts of the item perform within their specified limits, during a particular measurement interval under stated conditions. ### Table 2: InnoDisk mSATA D150Q MTBF | Product | Condition | MTBF (Hours) | |----------------------|---------------------------|--------------| | InnoDisk mSATA D150Q | Telcordia SR-332 GB, 25°C | >3,000,000 | ### 4.4 Endurance Data Retention: 10 years (depends on P/E cycles and temperature.) Wear-Leveling Algorithm: Support. Bad Blocks Management: Support Error Correct Code: Support ### 4.5 Transfer Mode InnoDisk mSATA D150Q support following transfer mode: PIO Mode 0~4. Ultra DMA 0~6. Serial ATA I 1.5Gbps Serial ATA II 3.0Gbps ### 4.6 Pin Assignment Table 3: InnoDisk mSATA D150Q Pin Assignment | Signal Name | Pin# | Pin# | Signal Name | |-------------|------|------|-------------| | GND | 51 | 52 | +3.3V | | NC | 49 | 50 | GND | | NC | 47 | 48 | NC | | NC | 45 | 46 | NC | | GND | 43 | 44 | NC | | +3.3V | 41 | 42 | NC | | +3.3V | 39 | 40 | GND | | GND | 37 | 38 | NC | | GND | 35 | 36 | NC | | RX+ | 33 | 34 | GND | | RX- | 31 | 32 | NC | | GND | 29 | 30 | NC | | GND | 27 | 28 | NC | | TX- | 25 | 26 | GND | | TX+ | 23 | 24 | +3.3V | | GND | 21 | 22 | NC | | NC | 19 | 20 | NC | | NC | 17 | 18 | GND | | | | | | | GND | 15 | 16 | NC | | NC | 13 | 14 | NC | | NC | 11 | 12 | NC | | GND | 9 | 10 | NC | | NC | 7 | 8 | NC | | NC | 5 | 6 | NC | | NC | 3 | 4 | GND | | NC | 1 | 2 | +3.3V | ### 4.7 Mechanical Dimensions Figure 4: InnoDisk mSATA D150Q mechanical dimensions (\*Tolerance is ±0.2mm) ### 4.8 Weight 8g±2g ### 4.9 Performance | Product name | | 2GB | 4GB | 8GB | 16GB | 32GB | 64GB | |--------------|---------------------|--------|--------|--------|---------|---------|---------| | D150Q | Sequential<br>Read | 50MB/S | 90MB/S | 90MB/S | 120MB/S | 130MB/S | 130MB/S | | TSOP | Sequential<br>Write | 27MB/S | 35MB/S | 70MB/S | 75MB/S | 120MB/S | 120MB/S | ### 4.10 Seek Time InnoDisk mSATA D150Q is not a magnetic rotating design. There is no seek or rotational latency required. ### 4.11 Hot Plug The SSD support hot plug function and can be removed or plugged-in during operation. User has to avoid hot plugging the SSD which is configured as boot device and installed operation system. Surprise hot plug: The insertion of a SATA device into a backplane (combine signal and power) that has power present. The device powers up and initiates an OOB sequence. Surprise hot removal: The removal of a SATA device from a powered backplane, without first being placed in a quiescent state. ### 4.12 NAND Flash Memory InnoDisk mSATA D150Q uses Single Level Cell (SLC) NAND flash memory, which is non-volatility, high reliability which has 100,000 program/erase times and high speed memory storage. ### 4.13 Electrical Specifications ### 4.13.1 Power Requirement Table 4: InnoDisk mSATA D150Q Power Requirement | Item | Symbol | Rating | Unit | |---------------|-----------------|--------------|------| | Input voltage | V <sub>IN</sub> | +3.3DC +- 5% | V | ### 4.13.2 Power Consumption **Table 5: Power Consumption** | Mode | Power Consumption | | | | |---------------------------------------|-------------------|--|--|--| | Sequential Read | 354mA (max.) | | | | | Sequential Write | 387mA (max.) | | | | | Idle | 262mA (max.) | | | | | Measured information based 4GB device | | | | | ### 4.13.3 Device Parameters InnoDisk mSATA D150Q device parameters listed in Table 6. **Table 6: Device parameters** | = | | | • | | | |----------|-----------|-------|---------|-----------|-------------------| | Capacity | Cylinders | Heads | Sectors | LBA | User capacity(MB) | | 2GB | 3897 | 16 | 63 | 3928176 | 1918MB | | 4GB | 7773 | 16 | 63 | 7835184 | 3825MB | | 8GB | 15525 | 16 | 63 | 15649200 | 7641MB | | 16GB | 16383 | 16 | 63 | 31277232 | 15272MB | | 32GB | 16383 | 16 | 63 | 62533296 | 30533MB | | 64GB | 16383 | 16 | 63 | 125206528 | 61136MB | ### 4.14 Thermal sensor InnoDisk mSATA D150Q has a thermal sensor on itself, this sensor can detect the environment temperature, also, you can use monitor application for watching the system and issue an alarm when the device isn't working in a reasonable temperature range. ### 4.15 Write protect switch InnoDisk mSATA D150Q has a write protect switch on itself, you can set the device in locked mode for read access only. Unlocked mode Locked mode ### 5. Supported ATA Commands ### **5.1 Supported ATA Commands** InnoDisk mSATA D150Q supports the commands listed in Table 7. **Table 7: ATA Commands** | Common d Nome | PARAMETER: | | ERS U | S USED | | | | |------------------------------|------------|----|-------|--------|----|----|----| | Command Name | Code | sc | SN | CY | DR | HD | FT | | CHECK POWER MODE | E5h | 0 | Х | Х | 0 | Х | Х | | DEVICE CONFIGURATION OVERLAY | B1h | Х | Х | Х | 0 | Х | 0 | | EXECUTE DIAGNOSTICS | 90h | Х | Х | Х | 0 | Х | Х | | FLUSH CACHE | E7h | Х | Х | Х | 0 | Х | Х | | FLUSH CACHE EXT | EAh | Х | Х | Х | 0 | Х | Х | | IDENTIFY DEVICE | ECh | Х | Х | Х | 0 | Х | Х | | IDLE | E3h | 0 | Х | Х | 0 | Х | Х | | IDLE IMMEDIATE | E1h | Х | Х | Х | 0 | Х | Х | | NOP | 00h | F | F | F | 0 | Х | 0 | | INITIALIZE DEVICE PARAMETERS | 91h | 0 | Х | Х | 0 | 0 | Х | | READ BUFFER | E4h | Х | Х | Х | 0 | Х | Х | | READ DMA | C8h or C9h | 0 | 0 | 0 | 0 | 0 | Х | | READ DMA EXT | 25h | 0 | 0 | 0 | 0 | 0 | Х | | READ FPDMA QUEUED | 60h | 0 | 0 | 0 | 0 | 0 | 0 | | READ LOG EXT | 2Fh | 0 | 0 | 0 | 0 | 0 | 0 | | READ MULTIPLE | C4h | 0 | 0 | 0 | 0 | 0 | Х | | READ MULTIPLE EXT | 29h | 0 | 0 | 0 | 0 | 0 | Х | | READ NATIVE MAX ADDRESS | F8h | Х | Х | Х | 0 | Х | Х | | READ NATIVE MAX ADDRESS EXT | 27h | Х | Х | Х | 0 | Х | Х | | READ SECTOR(S) | 20h or 21h | 0 | 0 | 0 | 0 | 0 | Х | | READ SECTOR(S) EXT | 24h | 0 | 0 | 0 | 0 | 0 | Х | | READ VERIFY SECTOR(S) | 40h or 41h | 0 | 0 | 0 | 0 | 0 | Х | | READ VERIFY SECTOR(S) EXT | 42h | 0 | 0 | 0 | 0 | 0 | Х | | RECALIBRATE | 10h | Х | Х | Х | 0 | Х | Х | | SECURITY DISABLE PASSWORD | F6h | Х | Х | Х | 0 | Х | Х | | SECURITY ERASE PREPARE | F3h | Х | Х | Х | 0 | Х | Х | | SECURITY ERASE UNIT | F4h | Х | Х | Х | 0 | Х | Х | | SECURITY FREEZE LOCK | F5h | Х | Х | Х | 0 | Х | Х | | SECURITY SET PASSWORD | F1h | Х | Х | Х | 0 | Х | Х | | SECURITY UNLOCK | F2h | Х | Х | Х | 0 | Х | Х | | SEEK | 7xh | Х | Х | 0 | 0 | 0 | Х | | SET FEATURES | EFh | 0 | Х | Х | 0 | Х | 0 | | SET MAX | F9h | 0 | 0 | 0 | 0 | 0 | 0 | | SET MAX ADDRESS EXT | 37h | 0 | 0 | 0 | 0 | 0 | Х | | SET MULTIPLE MODE | C6h | 0 | Х | Х | 0 | Х | Х | | SLEEP | E6h | Х | Х | Х | 0 | Х | Х | | SMART | B0h | Х | Х | 0 | 0 | Х | 0 | | STANDBY | E2h | Х | Х | Х | 0 | Х | Х | |------------------------|------------|---|---|---|---|---|---| | STANDBY IMMEDIATE | E0h | Х | Х | Х | 0 | Х | Х | | WRITE BUFFER | E8h | Х | Х | Х | 0 | Х | Х | | WRITE DMA | CAh or CBh | 0 | 0 | 0 | 0 | 0 | Х | | WRITE DMA EXT | 35h | 0 | 0 | 0 | 0 | 0 | Х | | WRITE DMA FUA EXT | 3Dh | 0 | 0 | 0 | 0 | 0 | Х | | WRITE FPDMA QUEUED | 61h | 0 | 0 | 0 | 0 | 0 | 0 | | WRITE LOG EXT | 3Fh | 0 | 0 | 0 | 0 | 0 | Х | | WRITE MULTIPLE | C5h | 0 | 0 | 0 | 0 | 0 | Х | | WRITE MULTIPLE EXT | 39h | 0 | 0 | 0 | 0 | 0 | Х | | WRITE MULTIPLE FUA EXT | CEh | 0 | 0 | 0 | 0 | 0 | Х | | WRITE SECTOR(S) | 30h or 31h | 0 | 0 | 0 | 0 | 0 | Х | | WRITE SECTOR(S) EXT | 34h | 0 | 0 | 0 | 0 | 0 | Х | | WRITE VERIFY | 3Ch | 0 | 0 | 0 | 0 | 0 | 0 | ### Note: O = Valid, X = Don't care SC = Sector Count Register SN = Sector Number Register CY = Cylinder Low/High Register DR = DEVICE SELECT Bit (DEVICE/HEAD Register Bit 4) HD = HEAD SELECT Bit (DEVICE/HEAD Register Bit 3-0) FT = Features Register ### 5.1.1 Check Power Mode ### 5.1.1.1 Command Code E5h ### 5.1.1.2 Feature Set Power Management feature set. - This command is mandatory for devices. - -This command is mandatory when the Power Management feature set is implemented. ### 5.1.1.3 Protocol Non-data command ### 5.1.1.4 Inputs Table 8: Check power mode command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|----|---|---|---|---|---|---|---| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | Obs | DEV | Na | Na | Na | Na | |---------|-----|----|-----|-----|----|----|----|----| | Command | E5h | | | | | | | | Device register **DEV** shall specify the selected device. ### **5.1.2 IDENTIFY DEVICE** ### 5.1.2.1 Command Code ECh ### 5.1.2.2 Feature Set General feature set - -Mandatory for all devices. - -Devices implementing the PACKET Command feature set ### 5.1.2.3 Protocol PIO data-in ### 5.1.2.4 Inputs Table 9: Identify device command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|-----|----|----|----|----| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | Obs | DEV | Na | Na | Na | Na | | Command | ECh | | | | | | | | Device register **DEV** shall specify the selected device. ### 5.1.2.5 Outputs ### 5.1.2.6 Normal outputs Table 10: Identify device command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | Na | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | Na | | | | | | | | LBA High | Na | Na | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register **DEV** shall indicate the selected device. Status register **BSY** shall be cleared to zero indicating command completion. DRDY shall be set to one. **DF** (Device Fault) shall be cleared to zero. DRQ shall be cleared to zero. **ERR** shall be cleared to zero. ### 5.1.2.7 Prerequisites DRDY set to one. ### 5.1.2.8 Description The IDENTIFY DEVICE command enables the host to receive parameter information from the device. When the command is issued, the device sets the BSY bit to one, prepares to transfer the 256 words of device identification data to the host, sets the DRQ bit to one, clears the BSY bit to zero, and asserts INTRQ if nIEN is cleared to zero. The host may then transfer the data by reading the Data register. Table 8 defines the arrangement and meaning of the parameter words in the buffer. All reserved bits or words shall be zero. Some parameters are defined as a 16-bit value. A word that is defined as a 16-bit value places the most significant bit of the value on signal line DD15 and the least significant bit on signal line DD0. Some parameters are defined as 32-bit values (e.g. words (61:60)). Such fields are transfer using two successive word transfers. The device will first transfer the least significant bits, bits (15:0) of the value, on signal lines DD(15:0) respectively. After the least significant bits have been transferred, the most significant bits, bits(31:16) of the value, shall be transferred on DD(15:0) respectively. Some parameters are defined as a string of ASCII characters. Table 11: Identify device command parameters | Word | Value | F/V | Description | |-------|-------|-----------------------|----------------------------------------------------------| | 0 | 0040h | F<br>X<br>X<br>X<br>V | General configuration 15 | | 1 | XXXXh | F | Number of logical cylinders | | 2 | C837h | > | Specific configuration | | 3 | 0010h | F | Number of logical heads | | 4-5 | 0000h | Χ | Retired | | 6 | 003Fh | F | Number of logical sector per logical track | | 7-8 | 0000h | | Reserved for assignment by the CompactFlash_ Association | | 9 | 0000h | Χ | Retired | | 10-19 | XXXXh | F | Serial number (20 ASCII characters) | | 20-21 | 0000h | Х | Retired | | 22 | 0000h | Х | Obsolete | | 23-26 | XXXXh | F | Firmware revision (8 ASCII characters) | | 27-46 | XXXXh | F | Model number (40 ASCII characters) | | | | _ | 45.0 | |-------|--------|--------|-----------------------------------------------------------------------------------------------------| | | | F<br>F | 15-8 80h<br>7-0 00h = Reserved | | 47 | 8010h | ' | 01h = Maximum number of 1 sectors on READ/WRITE MULTIPLE | | | | | commands | | 48 | 0000h | | Reserved | | | | | Capabilities | | | | | 15-14 Reserved for the IDENTIFY PACKET DEVICE command. | | | | F | 13 1 = Standby timer values as specified in this standard are | | | | - | supported | | | | | 0 = Standby timer values shall be managed by the device | | 49 | 2F00h | F | 12 Reserved for the IDENTIFY PACKET DEVICE command. | | | | _ | 11 1 = IORDY supported | | | | F<br>F | 0 = IORDY may be supported<br>10 1 = IORDY may be disabled | | | | F | 9 1 = LBA supported | | | | X | 8 1 = DMA supported. | | | | | 7-0 Retired | | | | _ | Capabilities | | | | F | 15 Shall be cleared to zero. | | 50 | 4000h | F | <ul><li>14 Shall be set to one.</li><li>13-2 Reserved.</li></ul> | | 30 | 400011 | Х | 1 Obsolete | | | | F | O Shall be set to one to indicate a device specific Standby timer | | | | | value minimum. | | 51 | 0000h | F | 15-8 PIO data transfer cycle timing mode | | | | V | 7-0 Reserved | | 52 | 0000h | Χ | Obsolete | | 53 | 0007h | F | 15-3 Reserved | | | | F | 2 1 = the fields reported in word 88 are valid | | | | F | 0 = the fields reported in word 88 are not valid 1 1 = the fields reported in words 70:64 are valid | | | | | 0 = the fields reported in words 70:64 are not valid | | | | Х | 0 1 = the fields reported in words 58:54 are valid | | | | | 0 = the fields reported in words 58:54 are not valid | | 54 | XXXXh | Χ | Number of current cylinders | | 55 | 0010h | Х | Number of current heads | | 56 | 003Fh | Х | Number of current sector per track | | | | Χ | Current capacity in sectors | | 57-58 | XXXXh | | | | 59 | 0110h | V | 15-9 Reserved<br>8 1 = Multiple sector setting is valid | | | | V | 7-0 xxh = Setting for number of sectors that shall be transferred per | | | | • | interrupt on R/W Multiple command | | 60-61 | XXXXh | F | Total number of user addressable sectors | | 62 | 0000h | Х | Obsolete | | | | | 15-11 Reserved | | 63 | 0X07h | V | 10 1 = Multiword DMA mode 2 is selected | | | | | 0 = Multiword DMA mode 2 is not selected | | | | V | 9 1 = Multiword DMA mode 1 is selected | | | | \ / | 0 = Multiword DMA mode 1 is not selected | | | | V | 8 1 = Multiword DMA mode 0 is selected 0 = Multiword DMA mode 0 is not selected | | | | | 7-3 Reserved | | | | F | 2 1 = Multiword DMA mode 2 and below are supported | | | | F | 1 1 = Multiword DMA mode 1 and below are supported | | | | F | 0 1 = Multiword DMA mode 0 is supported | | 64 | 0003h | | 15-8 Reserved | |-------|--------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 000011 | F | 7-0 Advanced PIO modes supported | | 65 | 0078h | F | Minimum Multiword DMA transfer cycle time per word | | 66 | 0078h | F | Manufacturer's recommended Multiword DMA transfer cycle time | | 67 | 0078h | F | Minimum PIO transfer cycle time without flow control | | 68 | 0078h | F | Minimum PIO transfer cycle time with IORDY flow control | | 69-70 | 0000h | | Reserved | | 71-74 | 0000h | | Reserved for the IDENTIFY PACKET DEVICE command | | 75 | 001Fh | F | Queue depth 15-5 Reserved 4-0 Maximum queue depth - 1 | | 76 | 0106h | FFFF | Serial ATA Capabilities 15-11 Reserved for Serial ATA 10 1 = Supports Phy Event Counts 9 1 = Supports receipt of host initiated power management requests 8 1 = Supports the NCQ feature set 7-3 Reserved for Serial ATA 2 1 = Supports SATA Gen2 Signaling Speed (3.0Gb/s) 1 1 = Supports SATA Gen1 Signaling Speed (1.5Gb/s) O Shall be cleared to zero | | 77 | 0000h | | Reserved for Serial ATA | | 78 | 0044h | F<br>F<br>F<br>F | Serial ATA feature supported 15-7 Reserved for Serial ATA 6 1 = Device supports Software Settings Preservation 5 Reserved for Serial ATA 4 1 = Device supports in-order data delivery 3 1 = Device supports initiating power management 2 1 = Device supports DMA Setup auto-activation 1 1 = Device supports non-zero buffer offsets 0 Shall be cleared to zero Serial ATA feature enabled | | 79 | 0040h | V<br>V<br>V<br>V<br>F | 15-7 Reserved for Serial ATA 6 1 = Software Settings Preservation enabled 5 Reserved for Serial ATA 4 1 = In-order data delivery enabled 3 1 = Device initiated power management enabled 2 1 = DMA Setup auto-activation enabled 1 1 = Non-zero buffer offsets enabled 0 Shall be cleared to zero | | 80 | 01F0h | X X X 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | Major version number 0000h or FFFFh = device does not report version Reserved Reserved for ATA/ATAPI-14 Reserved for ATA/ATAPI-13 Reserved for ATA/ATAPI-12 Reserved for ATA/ATAPI-11 Reserved for ATA/ATAPI-10 Reserved for ATA/ATAPI-9 Reserved for ATA/ATAPI-9 Reserved for ATA/ATAPI-8 1 = supports ATA/ATAPI-7 1 = supports ATA/ATAPI-6 1 = supports ATA/ATAPI-5 4 1 = supports ATA/ATAPI-4 Cobsolete Cobsolete Reserved | | 82 7 | 746Bh | XFFFFFFFFFFF | Command and feature sets supported 15 Obsolete 14 1 = NOP command supported 13 1 = READ BUFFER command supported 12 1 = WRITE BUFFER command supported 11 Obsolete 10 1 = Host Protected Area feature set supported 9 1 = DEVICE RESET command supported 8 1 = SERVICE interrupt supported 7 1 = release interrupt supported 6 1 = look-ahead supported 5 1 = write cache supported 4 Shall be cleared to zero to indicate that the PACKET Command feature set is not supported. | |-------|-------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | F<br>F | 1 = mandatory Power Management feature set supported 1 = Removable Media feature set supported 1 = Security Mode feature set supported 0 = SMART feature set supported | | 83 71 | 7D08h | | Command and feature sets supported 15 Shall be cleared to zero 14 Shall be set to one 13 1 = The FLUSH CACHE EXT command is supported 12 Shall be set to one to indicate that the mandatory FLUSH CACHE command is supported 11 1 = The DCO feature set is supported 10 1 = The 48-bit Address feature set is suported 9 1 = The AAM feature set is supported 8 1 = SET MAX security extension supported 7 Reserved 6 1 = SET FEATURES subcommand required to spinup after power-up 5 1 = Power-Up In Standby feature set supported 4 1 = Removable Media Status Notification feature set supported 3 1 = Advanced Power Management feature set supported 1 = CFA feature set supported 1 = READ/WRITE DMA QUEUED supported 0 1 = DOWNLOAD MICROCODE command supported | | 84 4 | 1040h | F F F F F F F F F F F F F F F F F F F | 15 Shall be cleared to zero 14 Shall be set to one 13 1 = The IDLE IMMEDIATE command with UNLOAD feature is supported 12-11 Reserved for TLC 10-9 Obsolete 8 1 = The 64-bit World wide name is supported 7 1 = The WRITE DMA QUEUED FUA EXT command is supported 6 1 = The WRITE DMA FUA EXT and WRITE MULTIPLE FUA EXT commands are supported 5 1 = The GPL feature set is supported 4 1 = The Streaming feature set is supported 3 1 = The Media Card Pass Through Command feature set is supported 2 1 = Media serial number is supported 1 1 = SMART self-test supported 0 1 = SMART error logging supported | | 85 74 | 746Xh | X<br>F<br>F | Command and feature sets supported or enable 15 Obsolete 14 1 = The NOP command is supported 13 1 = The READ BUFFER command is supported 12 1 = The WRITE BUFFER command is supported | | | | X | 11 Obsolete | |----|---------|---|----------------------------------------------------------------| | | | V | 10 1 = HPA feature set is supported | | | | F | 9 Shall be cleared to zero to indicate that the DEVICE RESET | | | | V | command is not supported | | | | V | 8 1 = The SERVICE interrupt is enabled | | | | V | 7 1 = The release interrupt is enabled | | | | V | 6 1 = Read look-ahead is enabled | | | | F | 5 1 = The volatile write cache is enabled | | | | F | 4 Shall be cleared to zero to indicate that the PACKET Command | | | | Х | feature set is not supported. | | | | V | 3 Shall be set to one to indicate that the mandatory Power | | | | V | Management feature is supported | | | | • | 2 Obsolete | | | | | 1 1 = The Security feature set is enabled | | | | | 0 1 = The SMART feature set is enabled | | | | | Command and feature sets supported or enable | | 86 | BC00h | _ | · · | | | | F | 15 1 = Words 119-120 are valid | | | | _ | 14 Reserved | | | | F | 13 1 = FLUSH CACHE EXT command supported | | | | F | 12 1 = FLUSH CACHE command supported | | | | F | 11 1 = The DCO feature set is supported | | | | F | 10 1 = The 48-bit Address feature set is supported | | | | V | 9 1 = The AAM feature set is enable | | | | V | 8 1 = The SET MAX security extension is enabled by SET MAX SET | | | | | PASSWORD | | | | F | 7 Reserved for Address Offset Reserved Area Boot Method | | | | V | 6 1 = SET FEATURES subcommand required to spin-up after | | | | Х | power-up | | | | V | 5 1 = The PUIS feature set is enabled | | | | F | 4 Obsolete | | | | F | 3 1 = The APM feature set is enabled | | | | F | 2 1 = The CFA feature set is supported | | | | | 1 1 = The TCQ feature set is supported | | | | | 0 1 = The DOWNLOAD MICROCODE command is supported | | 87 | 4040h | | Command and feature sets supported or enabled | | 0. | 10 1011 | F | 15 Shall be cleared to zero | | | | F | 14 Shall be set to one | | | | F | 13 1 = The IDLE IMMEDIATE command with UNLOAD feature is | | | | | supported | | | | Х | 12-11 Reserved for TLC | | | | F | 10-9 Obsolete | | | | F | 8 1 = The 64-bit World wide name is supported | | | | F | 7 1 = The WRITE DMA QUEUED FUA EXT command is supported | | | | F | 6 1 = The WRITE DMA FUA EXT and WRITE MULTIPLE FUA EXT | | | | X | commands are supported | | | | V | 5 1 = The GPL feature set is supported | | | | V | 4 Obsolete | | | | F | | | | | F | 5 | | | | | supported | | | | | 2 1 = Media serial number is supported | | | | | 1 1 = SMART self-test supported | | | | | 0 1 = SMART error logging supported | | 88 | XX7Fh | | Ultra DMA modes | | | | | 15 Reserved | | | | V | 14 1 = Ultra DMA mode 6 is selected | | | | | 0 = Ultra DMA mode 6 is not selected | | | | V | 13 1 = Ultra DMA mode 5 is selected | | | | | 0 = Ultra DMA mode 5 is not selected | | | | V | 12 1 = Ultra DMA mode 4 is selected | | | | | 0 = Ultra DMA mode 4 is not selected | | | V | 11 1 = Ultra DMA mode 3 is selected | |--------|-------------------------------------|--------------------------------------------------------------------------------------------------| | | V | 0 = Ultra DMA mode 3 is not selected 10 1 = Ultra DMA mode 2 is selected | | | · | 0 = Ultra DMA mode 2 is not selected | | | V | 9 1 = Ultra DMA mode 1 is selected | | | V | 0 = Ultra DMA mode 1 is not selected 1 = Ultra DMA mode 0 is selected | | | V | 0 = Ultra DMA mode 0 is not selected | | | | 7 Reserved | | | F | 6 1 = Ultra DMA mode 6 and below are supported | | | | 5 1 = Ultra DMA mode 5 and below are supported<br>4 1 = Ultra DMA mode 4 and below are supported | | | F | 3 1 = Ultra DMA mode 3 and below are supported | | | F | 2 1 = Ultra DMA mode 2 and below are supported | | | | 1 1 = Ultra DMA mode 1 and below are supported 0 1 = Ultra DMA mode 0 is supported | | 001Eh | Г | 15-8 Reserved | | OUTEH | F | 7-0 Time required for Normal Erase mode SECURITY ERASE UNIT | | | | command | | 001Eh | F | 15-8 Reserved 7-0 Time required for Enhanced Erase mode SECURITY ERASE | | | Г | UNIT command | | 0000h | V | Current APM level value | | FFFEh | V | Master Password Identifier | | 0000h | X | Hardware reset result | | 0000h | _ | Current AAM value | | | | 15-8 Vendor's recommended AAM value 7-0 Current AAM value | | 0000h | V | Reserved | | | Х | Total Number of User Addressable Logical Sectors for 48-bit commands | | | | (QWord) | | 0000h | | Reserved | | 4000h | _ | Physical sector size / logical sector size | | | | 15 Shall be cleared to zero 14 Shall be set to one | | | F | 13 1 = Device has multiple logical sectors per physical sector | | | F | 12 1 = Device Logical Sector longer than 256 Words | | | F | <ul><li>11-4 Reserved</li><li>3-0 2x logical sectors per physical sector</li></ul> | | 0000h | F | Inter-seek delay for ISO 7779 standard acoustic testig | | | F | Worldwide name | | | • | Reserved | | | | Reserved for TLC | | | F | Logical sector size (DWord) | | | • | Commands and feature sets supported (Continued from words 84:82) | | 400011 | F | 15 Shall be cleared to zero | | | F | 14 Shall be set to one | | | F | 13-6 Reserved 5 1= The Free-fall Control feature set is supported | | | F | 4 1 = The DOWNLOAD MICROCODE command with mode 3 is | | | F | supported | | | | 3 1 = The READ LOG DMA EXT and WRITE LOG DMA EXT | | | F | commands are supported 2 | | | | | | | 0000h FFFEh 0000h 0000h XXXXh 0000h | V V V V V V V V V V V V V V V V V V V | | | | 0 Reserved for DDT | |---------|---------|--------------------------------------------------------------------------------------| | 120 | 4000h | Commands and feature sets supported or enabled (Continued from words | | | | F 87:85) | | | | F 15 Shall be cleared to zero 14 Shall be set to one | | | | V 13-6 Reserved | | | | F 5 1= The Free-fall Control feature set is enabled | | | | F 4 1 = The DOWNLOAD MICROCODE command with mode 3 is | | | | F supported V 3 1 = The READ LOG DMA EXT and WRITE LOG DMA EXT | | | | commands are supported | | | | 2 1 = The WRITE UNCORRECTABLE EXT command is supported | | | | 1 1 = The Write-Read-Verify feature set is enabled | | 121-126 | 0000h | 0 Reserved for DDT Reserved for expended supported and enabled settings | | | | X Obsolete | | 127 | 0000h | | | 128 | 0021h | Security status 15-9 Reserved | | | | V 8 Security level 0 = High, 1 = Maximum | | | | 7-6 Reserved | | | | F 5 1 = Enhanced security erase supported V 4 1 = Security count expired | | | | V 3 1 = Security Count expired V 3 | | | | V 2 1 = Security locked | | | | V 1 1 = Security enabled | | 129-159 | 0000h | F 0 1 = Security supported X Vendor specific | | | | CFA power mode | | 160 | 0000h | F 15 Word 160 supported | | | | 14 Reserved | | | | F 13 CFA power mode 1 is required for one or more commands | | | | V implemented by the device F 12 CFA power mode 1 disabled | | | | 11:0 Maximum current in ma | | 161-167 | 0000h | Reserved for the Compact Flash Association | | 168 | 0003h | 15:4 Reserved | | | | F 3:0 Device Nominal Form Factor | | 169 | 0000h | DATA SET MANAGEMENT is supported 15:1 Reserved | | | | F 0 1 = the Trim bit in the DATA SET MANAGEMENT is supported | | 170-173 | 0000h | F Additional Product Identifier (ATA String) | | 174-175 | 0000h | Reserved | | 176-205 | 0000h | V Current media serial number (ATA String) | | 206 | 0000h | SCT Command Transport | | | | X 15:12 Vendor Specific | | | | <ul><li>11:6 Reserved</li><li>F 5 The SCT Data Tables command is supported</li></ul> | | | | F 4 The SCT Feature Control command is supported | | | | F 3 The SCT Error Recovery Control command is supported | | | | F 2 The SCT Write Same command is supported | | | | F 1 Obsolete F 0 The SCT Command Transport is supported | | 207-208 | 0000h | Reserved for CE-ATA | | 209 | 4000h | Alignment of logical blocks within a physical block | | 200 | . 50011 | 15 Shall be cleared to zero | | | | 14 Shall be set to one | | | | F | 13:0 Logical sector offset within the first physical sector where the first logical sector is placed | |---------|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 210-211 | 0000h | V | Write-Read-Verify Sector Count Mode 3 (DWord) | | 212-213 | 0000h | F | Write-Read-Verify Sector Count Mode 2 (DWord) | | 214 | 0000h | F<br>F<br>V | NV Cache Capabilities 15:12 | | 215-216 | 0000h | V | NV Cache Size in Logical Blocks (DWord) | | 217 | 0001h | F | Nominal media rotation rate | | 218 | 0000h | | Reserved | | 219 | 0000h | F | NV Cache Options 15:8 Reserved 7:0 Device Estimated Time to Spin Up in Seconds | | 220 | 0000h | V | 15:8 Reserved 7:0 Write-Read-Verify feature set current mode | | 221 | 0000h | | Reserved | | 222 | 101Fh | FFFF | Transport major version number 0000h or FFFFh = device does not report version 15:12 Transport Type 0h = Parallel 1h = Serial 2h-Fh = Reserved Parallel Serial 11:5 Reserved Reserved 4 Reserved SATA Rev 2.6 3 Reserved SATA Rev 2.5 2 Reserved SATA II: Extensions 1 ATA/ATAPI-7 SATA 1.0a 0 ATA8-APT ATA8-AST | | 223 | 0000h | F | Transport minor version number | | 224-233 | 0000h | | Reserved for CE-ATA | | 234 | 0000h | F | Minimum number of 512-byte data blocks per DOWNLOAD MICROCODE command for mode 3 | | 235 | 0000h | F | Maximum number of 512-byte data blocks per DOWNLOAD MICROCODE command for mode 3 | | 236-254 | 0000h | | Reserved | | 255 | XXXXh | V<br>V | Integrity word 15-8 Checksum 7-0 Checksum Validity Indicator | | Var. | | | | Key: F/V - Fixed/variable content F = the content of the word is fixed and does not change. For removable media devices, these values may change when media is removed or changed. V = the contents of the word is variable and may change depending on the state of the device or the commands executed by the device. X = the content of the word may be fixed or variable. ### 5.1.3 IDLE ### 5.1.3.1.1 Command Code E3h 5.1.3.1.2 Feature Set Power Management Feature Set. 5.1.3.1.3 Protocol Non-Data ### 5.1.3.1.4 Inputs Values other than zero in the Sector Count register when the IDLE command is issued shall determine the time period programmed into the Standby timer. Table 12: Idle command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|---------|--------------------|-----|-----|----|----|----|----|--|--| | Features | Na | Na | | | | | | | | | | Sector Count | Timer p | Fimer period value | | | | | | | | | | LBA Low | Na | Na | | | | | | | | | | LBA Mid | Na | Na | | | | | | | | | | LBA High | Na | | | | | | | | | | | Device | Obs | Na | Obs | DEV | Na | Na | Na | Na | | | | Command | E3h | E3h | | | | | | | | | Device register- **DEV** shall specify the selected device. Table 13: Idle command sector count register contents information | Sector Count register contents | Corresponding timeout period | | | | | | |--------------------------------|------------------------------|--|--|--|--|--| | 0 (00h) | Timeout disabled | | | | | | | 1-240 (01h-F0h) | (value*5)s | | | | | | | 241-251 (F1h-FBh) | ((Value-240)*30)min | | | | | | | 252 (FCh) | 21min | | | | | | | 253 (FDh) | Period between 8 and 12 hrs | | | | | | | 254 (FEh) | Reserved | | | | | | | 255 (FFh) | 21 min 15 s | | | | | | | NOTE – Times are approximate | | | | | | | ### 5.1.3.1.5 Normal Outputs Table 14: Idle command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|-----|----|----|----|----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | |--------|------|-------|----|-----|------|-----|------|-----|--| | Olalas | DO 1 | וטווט | D1 | ING | DING | ING | 1144 | | | Device Register- **DEV** shall indicate the selected device. Status register- **BSY** will be cleared to zero indicating command completion. DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ shall be cleared to zero. ERR shall be cleared to zero. ### 5.1.3.1.6 Error Outputs Table 15: Idle command for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|-----|------|-----|-----|-----|------|----|-----|--|--| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | | | Sector Count | Na | Na | | | | | | | | | | LBA Low | Na | Na | | | | | | | | | | LBA Mid | Na | Na | | | | | | | | | | LBA High | Na | | | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | | ### 5.1.3.1.7 Prerequisites **DRDY** set to one ### 5.1.3.1.8 Description The IDLE command allows the host to place the device in the idle mode and also set the Standby timer. ### 5.1.4 Idle Immediate ### 5.1.4.1.1 Command Code E1h ### 5.1.4.1.2 Feature Set Power Management Feature Set. 5.1.4.1.3 Protocol Non-Data ### 5.1.4.1.4 Inputs Table 16: Idle immediate command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|----|---|---|---|---|---|---|---| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | |---------|-----|----|-----|-----|----|----|----|----| | Command | E1h | | | | | | | | Device register- **DEV** shall specify the selected device. ### 5.1.4.1.5 Normal Outputs Table 17: Idle immediate command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device Register- **DEV** shall indicate the selected device. Status register- **BSY** will be cleared to zero indicating command completion. DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ shall be cleared to zero. ERR shall be cleared to zero. ### 5.1.4.2 Prerequisites **DRDY** set to one ### 5.1.4.3 Description The IDLE IMMEDIATE command allows the host to immediately place the device in the idle mode. ### **5.1.5 SMART** Individual SMART commands are identified by the value placed in the Feature register. **Table 18: SMART Feature register values** | Value | Command | |-------|--------------------------| | D0h | SMATR Read Data | | D8h | SMART ENABLE OPERATIONS | | D9h | SMART DISABLE OPERATIONS | ### 5.1.5.1 SMART Read Data ### 5.1.5.1.1 Command Code B0h with a Feature register value of D0h ### 5.1.5.1.2 Feature Set **Smart Feature Set** - Operation when the SMART feature set is implemented. ### 5.1.5.1.3 Protocol PIO data-in ### 5.1.5.1.4 Inputs Table 19: SMART command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|-----|-----|-----|-----|----|----|----|----|--|--| | Features | | D0h | | | | | | | | | | Sector Count | | Na | | | | | | | | | | LBA Low | | Na | | | | | | | | | | LBA Mid | | 4Fh | | | | | | | | | | LBA High | | | | C | 2h | | | | | | | Device | Obs | Na | obs | DEV | Na | Na | Na | Na | | | | Command | | B0h | | | | | | | | | Device register- **DEV** shall specify the selected device. ### 5.1.5.1.5 Normal Outputs Table 20: SMART command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|------|-----|-----|-----|----|----|-----|--| | Error | | Na | | | | | | | | | Sector Count | | Na | | | | | | | | | LBA Low | | Na | | | | | | | | | LBA Mid | | Na | | | | | | | | | LBA High | | | | N | la | | | | | | Device | Obs | Na | obs | DEV | Na | Na | Na | Na | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | Device Register- **DEV** shall indicate the selected device. Status register- **BSY** will be cleared to zero indicating command completion. DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ shall be cleared to zero. ERR shall be cleared to zero. ### 5.1.5.1.6 Prerequisites **DRDY** set to one. SMART enabled. ### 5.1.5.1.7 Description This command returns the Device SMART data structure to the host. Table 21: ID of SMART data structure | | +0 | ) +1 +2 +3 +4 | | | | +5 | +6 | +7 | +8 | +9 | +10 | +11 | |-----------------|-----|---------------|-----|------|-------|---------------------|-----|-----|-----|-----|-----|-----| | Attribute Name | ID | Fla | ıgs | Init | Worst | Raw Attribute Value | | | | | | Rsv | | Read Error Rate | 01h | 0Bh 00h | | 64h | 64h | FFh | FFh | FFh | 00h | 00h | 00h | 00h | | Throughput Performance | 02h | 05h | 00h | 64h | 64h | 00h |--------------------------------|-----|-----|-----|------|-----|------|-----|------|-----|------|-----|-----| | Spin Up Time | 03h | 07h | 00h | 64h | 64h | 00h | Reallocated Sector Count | 05h | 13h | 00h | 64h | 64h | 00h | Seek Error Rate | 07h | 0Bh | 00h | 64h | 64h | 00h | Seek Time performance | 08h | 05h | 00h | 64h | 64h | 00h | Power-On hours Count | 09h | 12h | 00h | 64h | 64h | ( | 1) | 00h | 00h | 00h | 00h | 00h | | Spin Retry Count | 0Ah | 13h | 00h | 64h | 64h | 00h | Drive Power Cycle Count | 0Ch | 12h | 00h | 64h | 64h | (: | 2) | 00h | 00h | 00h | 00h | 00h | | SATA PHY Error Count | A8h | 12h | 00h | 64h | 64h | (; | 3) | 00h | 00h | 00h | 00h | 00h | | Bad Block Count | AAh | 03h | 00h | 64h | 64h | 00h | 00h | (4 | 4) | (: | 5) | 00h | | Erase Count | ADh | 12h | 00h | 64h | 64h | ( | 6) | (7 | 7) | (6) | (7) | 00h | | Bad Cluster Table Count | AFh | 03h | 00h | 64h | 64h | ( | 8) | 00h | 00h | 00h | 00h | 00h | | Unexpected Power Loss Count | C0h | 12h | 00h | 64h | 64h | ( | 9) | 00h | 00h | 00h | 00h | 00h | | Temperature | C2h | 22h | 00h | (10) | 64h | (10) | 00h | (11) | 00h | (12) | 00h | 00h | | Current Pending Sector Counter | C5h | 12h | 00h | 64h | 64h | 00h | Write Head | F0h | 13h | 00h | 64h | 64h | 00h Table 22: Smart command for average/max erase count information | | SMART | DI 101 | |-------------|-----------------------------------|---------------------------------------------------| | | F: Fixed<br>V:Variable<br>X: None | | | Byte | F/V | Description | | 0-188 | X | | | 189-190 | F | Total Bad Block Number of System(190:MSB 189:LSB) | | 191-192 | F | Later Bad Block Number of System(192:MSB 191:LSB) | | 193-198 | X | | | 199-200.203 | F | Average Erase Count(203:MSB 199:LSB) | | 201-202.204 | V | Maximum Erase Count(204:MSB 201:LSB) | | 205-510 | X | | | 511 | V | Check Sum | When the Maximum erase count is 255 bigger than average erase count, the wear-leveling will be executed. ### 5.1.5.2 SMART ENABLE OPERATIONS ### 5.1.5.2.1 Command Code B0h with a Feature register value of D8h ### 5.1.5.2.2 Feature Set **Smart Feature Set** ### 5.1.5.2.3 Protocol Non-data ### 5.1.5.2.4 Inputs Table 23: SMART Enable command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|-----|-----|-----|----|----|----|----|--| | Features | | D8h | | | | | | | | | Sector Count | | | | N | a | | | | | | LBA Low | | | | N | a | | | | | | LBA Mid | | 4Fh | | | | | | | | | LBA High | | C2h | | | | | | | | | Device | Obs | Na | obs | DEV | Na | Na | Na | Na | | | Command | | B0h | | | | | | | | Device register- **DEV** shall specify the selected device. ### 5.1.5.2.5 Normal Outputs Table 24: SMART command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|------|-----|-----|-----|----|----|-----|--| | Error | | Na | | | | | | | | | Sector Count | | | | N | la | | | | | | LBA Low | | | | N | la | | | | | | LBA Mid | | | | N | la | | | | | | LBA High | | | | N | la | | | | | | Device | Obs | Na | obs | DEV | Na | Na | Na | Na | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | Device Register- **DEV** shall indicate the selected device. Status register- **BSY** will be cleared to zero indicating command completion. DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ shall be cleared to zero. ERR shall be cleared to zero. ### 5.1.5.2.6 Prerequisites DRDY set to one. ### 5.1.5.2.7 Description This command enables access to all SMART capabilities within device. ### 5.1.5.3 SMART DISABLE OPERATIONS ### 5.1.5.3.1 Command Code B0h with a Feature register value of D9h ### 5.1.5.3.2 Feature Set **Smart Feature Set** ### 5.1.5.3.3 Protocol Non-data ### 5.1.5.3.4 Inputs Table 25: SMART DISABLE Command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|-----|-----|-----|----|----|----|----|--| | Features | | D9h | | | | | | | | | Sector Count | | | | N | la | | | | | | LBA Low | | | | N | la | | | | | | LBA Mid | | 4Fh | | | | | | | | | LBA High | | C2h | | | | | | | | | Device | Obs | Na | obs | DEV | Na | Na | Na | Na | | | Command | B0h | | | | | | | | | Device register- **DEV** shall specify the selected device. ### 5.1.5.3.5 Normal Outputs Table 26: SMART command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|------|-----|-----|-----|----|----|-----|--| | Error | | Na | | | | | | | | | Sector Count | | | | N | la | | | | | | LBA Low | | | | N | la | | | | | | LBA Mid | | | | N | la | | | | | | LBA High | | | | N | la | | | | | | Device | Obs | Na | obs | DEV | Na | Na | Na | Na | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | Device Register- **DEV** shall indicate the selected device. Status register- **BSY** will be cleared to zero indicating command completion. **DRDY** will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ shall be cleared to zero. ERR shall be cleared to zero. 5.1.5.3.6 Prerequisites **DRDY** set to one. SMART enabled. 5.1.5.3.7 Description This command disables all SMART capabilities within device. ### 5.1.6 Read Multiple 5.1.6.1 Command Code C4h 5.1.6.2 Protocol PIO data-in 5.1.6.3 Inputs | Table 27: Read multiple command for inputs information | |--------------------------------------------------------| |--------------------------------------------------------| | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|----------|-------|-----|-----|--------|------|---|---| | Features | Na | | | | | | | | | Sector Count | Sector ( | Count | | | | | | | | LBA Low | LBA(7:0 | )) | | | | | | | | LBA Mid | LBA(15 | :8) | | | | | | | | LBA High | LBA(23 | :16) | | | | | | | | Device | obs | Na | obs | DEV | LBA(27 | :24) | | | | Command | C4h | | | | | | | | Sector Count- Number of sectors to be transferred. A value of 00h specifies that 256 sectors are to be transferred. LBA Low- Starting LBA bits (7:0). LBA Mid- Starting LBA bits (15:8) LBA High- Starting LBA bits (23:16) Device - **DEV** shall specify the selected device. Bit (3:0) starting LBA bits (27:24) ### 5.1.6.4 Normal Output Table 28: Read multiple command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion **DRDY** will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. ### 5.1.6.5 Error Outputs An unrecoverable error encountered during the execution of this command results in the termination of the command. The Command Block registers contain the address of the sector where the first unrecoverable error occurred. The amount of data transferred us indeterminate. Table 29: Read multiple command for error output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|---------|------|-----|------|------------|-----------|----|-----|--|--| | Error | Na | UNC | МС | IDNF | MCR | ABRT | NM | Obs | | | | Sector Count | Na | | | | | | | | | | | LBA Low | LBA(7:0 | 0) | | | | | | | | | | LBA Mid | LBA(15 | :8) | | | | | | | | | | LBA High | LBA(23 | :16) | | | | | | | | | | Device | obs | Na | obs | DEV | LBA(27:24) | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na Na ERR | | | | | Error register- **UNC** shall be set to one if data is uncorrectable. IDNF shall be set to one if a user-accessible address is requested could not be found. LBA Low, LBA Mid, and LBA High, Device Shall be written with the address of first unrecoverable error. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. ### 5.1.6.6 Prerequisites **DRDY** set to one. ### 5.1.6.7 Description This command reads the number of sectors specified in the sector Count register. The number of sectors per block is defined by the content of word 59 in the IDENTIFY DEVICE response. ### 5.1.7 Read Sector(s) ### 5.1.7.1 Command Code 20h ### 5.1.7.2 Protocol PIO data-in ### 5.1.7.3 Inputs Table 30: Read sector command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|---|---|---|---|---|---|---| | Features | Na | | | | | | | | | 5 | Sector Count Sector Count | | | | | | | | | | |---|---------------------------|--------------------|----|-----|-----|------------|--|--|--|--| | L | BA Low | LBA(7:0) LBA(15:8) | | | | | | | | | | L | BA Mid | | | | | | | | | | | L | BA High | LBA(23 | | | | | | | | | | | Device | obs | Na | obs | DEV | LBA(27:24) | | | | | | ( | Command | nmand 20h | | | | | | | | | Sector Count- Number of sectors to be transferred. A value of 00h specifies that 256 sectors are to be transferred. LBA Low- Starting LBA bits (7:0). LBA Mid- Starting LBA bits (15:8) LBA High- Starting LBA bits (23:16) Device - **DEV** shall specify the selected device. Bit (3:0) starting LBA bits (27:24) ### 5.1.7.4 Normal Output Table 31: Read sector command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|------|-----|-----|-----|----|----|-----|--| | Error | Na | | | | | | | | | | Sector Count | Na | | | | | | | | | | LBA Low | Na | | | | | | | | | | LBA Mid | | | | | | | | | | | LBA High | Na | | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. ### 5.1.7.5 Error Outputs An unrecoverable error encountered during the execution of this command results in the termination of the command. The Command Block registers contain the address of the sector where the first unrecoverable error occurred. The amount of data transferred us indeterminate. Table 32: Read sector command for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------|---------------------------|----|------|-----|------|----|-----| | Error | Na | UNC | MC | IDNF | MCR | ABRT | NM | Obs | | Sector Count | Na | | | | | | | | | LBA Low | LBA(7:0 | 3A(7:0) | | | | | | | | LBA Mid | LBA(15 | BA(15:8) | | | | | | | | LBA High | LBA(23 | :16) | | | | | | | | Device | obs | obs Na obs DEV LBA(27:24) | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Error register- **UNC** shall be set to one if data is uncorrectable. IDNF shall be set to one if a user-accessible address is requested could not be found. LBA Low, LBA Mid, and LBA High, Device Shall be written with the address of first unrecoverable error. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. ## 5.1.7.6 Prerequisites DRDY set to one. #### 5.1.7.7 Description This command reads from 1 to 256 sectors as specified in the Sector Count register. A sector count of 0 requests 256 sectors. This transfer shall begin at the sector specified in the LBA Low, LBA Mid, LBA High, and Device registers. The DRQ bit is always set to one prior to data transfer regardless of the presence or absence of an error condition. The device shall interrupt for each DRQ block transferred. #### 5.1.8 Read Verify Sector #### 5.1.8.1 Command Code 40h ## 5.1.8.2 Protocol Non-data #### 5.1.8.3 Inputs Table 33: Read verify sector command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|----------|-------|---|---|---|---|---|---|--| | Features | Na | la | | | | | | | | | Sector Count | Sector ( | Count | | | | | | | | | LBA Low | LBA(7:0 | )) | | | | | |----------|---------|------|-----|-----|------------|--| | LBA Mid | LBA(15 | :8) | | | | | | LBA High | LBA(23 | :16) | | | | | | Device | obs | Na | obs | DEV | LBA(27:24) | | | Command | 40h | | | | | | Sector Count- Number of sectors to be transferred. A value of 00h specifies that 256 sectors are to be transferred. LBA Low- Starting LBA bits (7:0). LBA Mid- Starting LBA bits (15:8) LBA High- Starting LBA bits (23:16) Device - The LBA bit shall be set to one to specify the address is an LBA. **DEV** shall specify the selected device. Bit (3:0) starting LBA bits (27:24) ## 5.1.8.4 Normal Output Table 34: Read verify sector command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------------|-----|------|-----|-----|-----|----|----|-----|--|--|--| | Error | Na | a | | | | | | | | | | | Sector Count | Na | | | | | | | | | | | | LBA Low | Na | | | | | | | | | | | | LBA Mid | Na | | | | | | | | | | | | LBA High | Na | | | | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | | | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion **DRDY** will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. #### 5.1.8.5 Error Outputs An unrecoverable error encountered during the execution of this command results in the termination of the command. The Command Block registers contain the address of the sector where the first unrecoverable error occurred. Table 35: Read verify sector command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------|---------------------------|----|------|-----|------|----|-----| | Error | Na | UNC | МС | IDNF | MCR | ABRT | NM | Obs | | Sector Count | Na | a | | | | | | | | LBA Low | LBA(7:0 | 3A(7:0) | | | | | | | | LBA Mid | LBA(15 | _BA(15:8) | | | | | | | | LBA High | LBA(23 | :16) | | | | | | | | Device | obs | obs Na obs DEV LBA(27:24) | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Error register- **UNC** shall be set to one if data is uncorrectable. IDNF shall be set to one if a user-accessible address could not be found. LBA Low, LBA Mid, and LBA High, Device Shall be written with the address of first unrecoverable error. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.8.6 Prerequisites **DRDY** set to one. #### 5.1.8.7 Description This command is identical to the READ SECTOR(s) command, except that the device shall have read the data from the SSD, the DRQ bit is never set to one, and no data is transferred to the host. #### 5.1.9 Read DMA #### 5.1.9.1 Command Code C8h #### 5.1.9.2 Protocol DMA ## 5.1.9.3 Inputs Table 36: Read DMA command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------|------------|---|---|---|---|---|---| | Features | Na | | | | | | | | | Sector Count | Sector | Count | | | | | | | | LBA Low | LBA(7:0 | _BA(7:0) | | | | | | | | LBA Mid | LBA(15 | _BA(15:8) | | | | | | | | LBA High | LBA(23 | LBA(23:16) | | | | | | | | Device | obs | Na | obs | DEV | LBA(27:24) | |---------|-----|----|-----|-----|------------| | Command | C4h | | | | | Sector Count- Number of sectors to be transferred. A value of 00h specifies that 256 sectors are to be transferred. LBA Low- Starting LBA bits (7:0). LBA Mid- Starting LBA bits (15:8) LBA High- Starting LBA bits (23:16) Device - **DEV** shall specify the selected device. Bit (3:0) starting LBA bits (27:24) ## 5.1.9.4 Normal Output Table 37: Read DMA command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. #### 5.1.9.5 Error Outputs An unrecoverable error encountered during the execution of this command results in the termination of the command. The Command Block registers contain the address of the sector where the first unrecoverable error occurred. The amount of data transferred us indeterminate. Table 38: Read DMA command for error output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|------|-----|----|------|-----|------|----|-----| | Error | ICRC | UNC | МС | IDNF | MCR | ABRT | NM | Obs | | Sector Count | Na | | | | | | | | | |--------------|---------|-----------|-----|-----|--------|------|----|-----|--| | LBA Low | LBA(7:0 | \(7:0) | | | | | | | | | LBA Mid | LBA(15 | :8) | | | | | | | | | LBA High | LBA(23 | BA(23:16) | | | | | | | | | Device | Obs | Na | obs | DEV | LBA(27 | :24) | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | Error register- **ICRC** shall be set to one if an interface CRC error has occurred during an Ultra DMA data transfer. The content of this bit is not applicable for Multiword DMA transfers. **UNC** shall be set to one if data is uncorrectable. **IDNF** shall be set to one if a user-accessible address could not be found. LBA Low, LBA Mid, and LBA High, Device Shall be written with the address of first unrecoverable error. Status register BSY will be cleared to zero indicating command completion **DRDY** will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.9.6 Prerequisites **DRDY** set to one. The host shall initialize the DMA channel. #### 5.1.9.7 Description The READ DMA command allows the host to read data using the DMA data transfer protocol. #### 5.1.10 Set Multiple Mode #### 5.1.10.1 Command Code C6h #### 5.1.10.2 Protocol Non-data ## 5.1.10.3 Inputs If the content of the Sector Count Register is not zero, then the Sector Count register contains the number of sectors per block for the device to be used on all following READ/WRITE MULTIPLE commands. The content of the Sector Count register shall be less than or equal to the value in bits (7:0) in word 47 in the IDENTIFY DEVICE information. The host should set the content of the Sector Count register to 1. Table 39: Set multiple mode command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|--------|-----------------|---|---|---|---|---|---| | Features | Na | | | | | | | | | Sector Count | Sector | ector per block | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | |----------|-----|----|-----|-----|----| | LBA High | Na | | | | | | Device | obs | Na | obs | DEV | Na | | Command | C6h | | | | | ## 5.1.10.4 Normal Output Table 40: Set multiple mode command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. #### 5.1.10.5 Error Outputs Table 41: Set multiple mode command for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|------|----|-----| | Error | Na | Na | obs | Na | Na | ABRT | Na | Na | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | Obs | Na | obs | DEV | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.10.6 Prerequisites **DRDY** set to one. ## 5.1.10.7 Description This command establishes the block count for READ MULTIPLE, READ MULTI EXT, WRITE MULTIPLE. SSD can only support 1 sector per block. ## 5.1.11 Set Sleep Mode #### 5.1.11.1 Command Code E6h #### 5.1.11.2 Protocol Non-data ## 5.1.11.3 Inputs Table 42: Set sleep mode for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|-----|----|---|---|---| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | Command | E6h | | | | | | | | Device register- **DEV** shall specify the selected device. #### 5.1.11.4 Normal Output Table 43: Set sleep mode for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. ## 5.1.11.5 Error Outputs Table 44: Set sleep mode for error output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|------|----|-----| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | Sector Count | Na | | | | | | | | | LBA Low | Na | Na | | | | | | | | LBA Mid | Na | Na | | | | | | | | LBA High | Na | | | | | | | | | Device | Obs | Na | obs | DEV | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be set to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. ## 5.1.11.6 Prerequisites DRDY set to one. #### 5.1.11.7 Description This command is the only way to cause the device to enter Sleep mode. #### 5.1.12 Flush Cache #### 5.1.12.1 Command Code E7h #### 5.1.12.2 Protocol Non-data #### 5.1.12.3 Inputs Table 45: Flush cache command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|-----|----|---|---|---| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | Command | E7h | | | | | | | | Device register- **DEV** shall specify the selected device. #### 5.1.12.4 Normal Output Table 46: Flush cache command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. ### 5.1.12.5 Error Outputs Table 47: Flush cache command for error output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------|-----------|-----|-----|------------|------|----|-----| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | Sector Count | Na | | | | | | | | | LBA Low | LBA(7:0 | _BA(7:0) | | | | | | | | LBA Mid | LBA(15 | LBA(15:8) | | | | | | | | LBA High | LBA(23 | :16) | | | | | | | | Device | Obs | Na | obs | DEV | LBA(27:24) | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Error register- **ABRT** may be set to one if the device is not able to complete the action requested by the command. LBA Low, LBA Mid, and LBA High, Device Shall be written with the address of first unrecoverable error. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.12.6 Prerequisites DRDY set to one. #### 5.1.12.7 Description This command is used by the host to request the device to flush the write cache. If there is data in write cache, that data shall be written to the SSD. The BSY bit shall remain set to one until all data has been successfully written or an error occurs. ## 5.1.13 Standby #### 5.1.13.1 Command Code E2h #### 5.1.13.2 Protocol Non-data #### 5.1.13.3 Inputs The value in the Sector Count register when the STANDBY command is issued shall determine the time period programmed into the Standby timer. Table 48: Standby command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------|------------|-----|-----|----|---|---|---| | Features | Na | | | | | | | | | Sector Count | Time pe | eriod valu | ie | | | | | | | LBA Low | Na | Na | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | Command | E2h | | | | | | | | Device register- **DEV** shall specify the selected device. ## 5.1.13.4 Normal Output Table 49: Standby command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion **DRDY** will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. #### 5.1.13.5 Error Outputs Table 50: Standby command for error output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-------|-----|-----|-----|------|----|-----| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | Sector Count | Na | | | | | | | | | LBA Low | Na | Na Na | | | | | | | | LBA Mid | Na | Na | | | | | | | | LBA High | Na | | | | | | | | | Device | Obs | Na | obs | DEV | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Error register- **ABRT** may be set to one if the device is not able to complete the action requested by the command. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be set to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.13.6 Prerequisites **DRDY** set to one. #### 5.1.13.7 Description This command causes the device to enter the Standby mode. If the Sector Count register is non-zero then Standby timer shall be enabled. The value in the Sector Count register shall be used determine the time programmed into the Standby timer. If the Sector Count register is zero then the Standby timer is disabled. ## 5.1.14 Standby Immediate #### 5.1.14.1 Command Code E0h ## 5.1.14.2 Protocol Non-data ## 5.1.14.3 Inputs Table 51: Standby immediate command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|----|---|---|---|---|---|---|---| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | |----------|-----|----|-----|-----|----| | Device | obs | Na | obs | DEV | Na | | Command | E0h | | | | | Device register- **DEV** shall specify the selected device. #### 5.1.14.4 Normal Output Table 52: Standby immediate command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion **DRDY** will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. ## 5.1.14.5 Error Outputs Table 53: Standby immediate command for error output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|-------------------|------|----|----|-----|------|----|-----|--|--| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | | | Sector Count | Na | | | | | | | | | | | LBA Low | Na | Na | | | | | | | | | | LBA Mid | Na | | | | | | | | | | | LBA High | Na | | | | | | | | | | | Device | Obs Na obs DEV Na | | | | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | | Error register- **ABRT** may be set to one if the device is not able to complete the action requested by the command. Status register BSY will be cleared to zero indicating command completion **DRDY** will be set to one. **DF** (Device Fault) will be set to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.14.6 Prerequisites **DRDY** set to one. #### 5.1.14.7 Description This command causes the device to immediately enter the Standby mode. ## 5.1.15 Write Multiple #### 5.1.15.1 Command Code C5h #### 5.1.15.2 Protocol PIO data-out ## 5.1.15.3 Inputs The LBA mid, LBA High, Device, and LBA Low specify the starting sector address to be written. The Sector Count register specifies the number of sectors to be transferred. Table 54: Write multiple command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|---------------------------|--------------|---|---|---|---|---|---|--|--| | Features | Na | Na | | | | | | | | | | Sector Count | Sector | Sector Count | | | | | | | | | | LBA Low | LBA(7:0 | LBA(7:0) | | | | | | | | | | LBA Mid | LBA(15 | LBA(15:8) | | | | | | | | | | LBA High | LBA(23 | LBA(23:16) | | | | | | | | | | Device | obs Na obs DEV LBA(27:24) | | | | | | | | | | | Command | C5h | | | | | | | | | | Sector Count- Number of sectors to be transferred. A value of 00h specifies that 256 sectors shall be transferred. LBA Low- Starting LBA bits (7:0) LBA Mid- Starting LBA bits (15:8) LBA High- Starting LBA bits (23:16) Device - The LBA bit shall be set to one to specify the address is an LBA. **DEV** shall specify the selected device. Bits(3:0) starting LBA bits (27:24) #### 5.1.15.4 Normal Output Table 55: Write multiple command for normal output information | Error | Na | | | | | | | | | |--------------|-----|------|-----|-----|-----|----|----|-----|--| | Sector Count | Na | | | | | | | | | | LBA Low | Na | | | | | | | | | | LBA Mid | Na | | | | | | | | | | LBA High | Na | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. ## 5.1.15.5 Error Outputs An unrecoverable error encountered during the execution of this command results in the termination of the command. The Command Block register contain the address of the sector where the first unrecoverable error occurred. The amount of data transferred is indeterminate. Table 56: Write multiple command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------------|---------------------------|----------|----|------|-----|------|----|-----|--|--|--| | Error | Na | WP | МС | IDNF | MCR | ABRT | NM | Na | | | | | Sector Count | Na | Na | | | | | | | | | | | LBA Low | LBA(7:0 | LBA(7:0) | | | | | | | | | | | LBA Mid | LBA(15:8) | | | | | | | | | | | | LBA High | LBA(23:16) | | | | | | | | | | | | Device | Obs Na obs DEV LBA(27:24) | | | | | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | | | Error register- **IDNF** shall be set to one if a user-accessible address could not be found. IDNF shall be set to one if an address outside of the range user-accessible address is requested if command aborted is not returned. **ABRT** shall be set to one if an error, include an ICRC error, has occurred during an Ultra DMA data transfer. ABRT shall be set to one if an address outside of the range of user-accessible address is requested if IDNF is not set to one. LBA Low, LBA Mid, and LBA High, Device - Shall be written with the address of first unrecoverable error. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be set to one if a device fault has occurred. **DRQ** will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.15.6 Prerequisites DRDY set to one. If bit 8 of IDENTIFY DEVICE word 59 is cleared to zero, a successful SET MULTIPLE MODE command shall proceed a WRITE MULTIPLE command. #### 5.1.15.7 Description This command writes the number of sectors specified in the Sector Count register. The number of sectors per block is defined by the content of word 59 of the IDENTIFY DEVICE response. When the WRITE MULTIPLE command is issued, the SECTOR Count register contains the number of sectors (not the number of blocks) requested. The device shall interrupt for each DRQ block transferred. IF the number of requested sectors is not evenly divisible by the block count, as many full blocks as possible are transferred, followed by a final, partial block transfer. The partial block transfer is for n sectors, where: N = Remainder ( sector count / block count). If the WRITE MULTIPLE command is received when WRITE MULTIPLE commands are disabled, the Write Multiple operation shall be rejected with command aborted. Device errors encountered during WRITE MULTIPLE commands are posted after the attempted device write of the block or partial block transferred. The command ends with the sector in error, even if the error was in the middle of a block. Subsequent blocks are not transferred in the event of an error. The contents of the Command Block Registers following the transfer of a data block that had a sector in error are undefined. The host should retry the transfer as individual requests to obtain valid error information. Interrupt pending is set when the DRQ bit is set to one at the beginning of each block or partial block. #### 5.1.16 Write Sector #### 5.1.16.1 Command Code 30h #### 5.1.16.2 Protocol PIO data-out #### 5.1.16.3 Inputs The LBA mid, LBA High, Device, and LBA Low specify the starting sector address to be written. The Sector Count register specifies the number of sectors to be transferred. Table 57: Write sector command for inputs information | Register | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | |--------------|--------------|-----------------|--|--|--|--|--|--|--| | Features | Na | | | | | | | | | | Sector Count | Sector Count | | | | | | | | | | LBA Low | LBA(7:0 | _BA(7:0) | | | | | | | | |----------|---------|------------|-----|-----|------------|--|--|--|--| | LBA Mid | LBA(15 | .BA(15:8) | | | | | | | | | LBA High | LBA(23 | LBA(23:16) | | | | | | | | | Device | obs | LBA | obs | DEV | LBA(27:24) | | | | | | Command | 30h | | | | | | | | | Sector Count- Number of sectors to be transferred. A value of 00h specifies that 256 sectors shall be transferred. LBA Low- Starting LBA bits (7:0) LBA Mid- Starting LBA bits (15:8) LBA High- Starting LBA bits (23:16) Device - The LBA bit shall be set to one to specify the address is an LBA. **DEV** shall specify the selected device. Bits(3:0) starting LBA bits (27:24) ## 5.1.16.4 Normal Output Table 58: Write sector command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------------|-----|------|-----|-----|-----|----|----|-----|--|--|--| | Error | Na | Na . | | | | | | | | | | | Sector Count | Na | | | | | | | | | | | | LBA Low | Na | | | | | | | | | | | | LBA Mid | Na | Na | | | | | | | | | | | LBA High | Na | | | | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | | | | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion **DRDY** will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. #### 5.1.16.5 Error Outputs An unrecoverable error encountered during the execution if this command results in the termination of the command. The Command Block registers contain the address of the sector where the first unrecoverable error occurred. The amount of data transferred is indeterminate. Table 59: Write sector command for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|---------------------------|------|----|------|---------------|------|----|----|--|--| | Error | Na | WP | МС | IDNF | MCR | ABRT | NM | Na | | | | Sector Count | Na | | | | | | | | | | | LBA Low | LBA(7:0) | | | | | | | | | | | LBA Mid | LBA(15:8) | | | | | | | | | | | LBA High | LBA(23:16) | | | | | | | | | | | Device | Obs Na obs DEV LBA(27:24) | | | | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ Na Na ERR | | | | | | Error register- **IDNF** shall be set to one if a user-accessible address could not be found. IDNF shall be set to one if an address outside of the range of user-accessible addresses is requested if command aborted is not returned. **ABRT** shall be set to one if an error, including an ICRC error, has occurred during an Ultra DMA data transfer. ABRT shall be set to one if the device is not able to complete the action requested by the command. ABRT shall be set to one if an address outside of the range of user-accessible addresses is requested if IDNF is not set to one. LBA Low, LBA Mid, and LBA High, Device Shall be written with the address of first unrecoverable error. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be set to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. ### 5.1.16.6 Prerequisites **DRDY** set to one. #### 5.1.16.7 Description This command writes from 1 to 256 sectors as specified in the Sector Count register. A sector count of 0 requests 256 sectors. The device shall interrupt for each DRQ block transferred. #### **5.1.17 Write DMA** 5.1.17.1 Command Code CAh 5.1.17.2 Protocol DMA 5.1.17.3 Inputs The LBA Mid, LBA High, Device, and LBA Low specify the starting sector address to be written. The Sector Count register specifies the number of sectors to be transferred. | Table 60: Write DMA command for input information | Table 60: | Write DMA | command f | or inpu | t information | |---------------------------------------------------|-----------|-----------|-----------|---------|---------------| |---------------------------------------------------|-----------|-----------|-----------|---------|---------------| | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|----------------------------|--------------|---|---|---|---|---|---| | Features | Na | Na | | | | | | | | Sector Count | Sector ( | Sector Count | | | | | | | | LBA Low | LBA(7:0 | LBA(7:0) | | | | | | | | LBA Mid | LBA(15 | LBA(15:8) | | | | | | | | LBA High | LBA(23 | LBA(23:16) | | | | | | | | Device | obs LBA obs DEV LBA(27:24) | | | | | | | | | Command | CAh | | | | | | | | Sector Count- Number of sectors to be transferred. A value of 00h specifies that 256 sectors shall be transferred. LBA Low- Starting LBA bits (7:0) LBA Mid- Starting LBA bits (15:8) LBA High- Starting LBA bits (23:16) Device - The LBA bit shall be set to one to specify the address is an LBA. **DEV** shall specify the selected device. Bits (3:0) starting LBA bits (27:24) Normal Output Table 61: Write DMA command for normal output information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | Na | | | | | | | | Sector Count | Na | Na | | | | | | | | LBA Low | Na | Na | | | | | | | | LBA Mid | Na | Na | | | | | | | | LBA High | Na | Na | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register- **DEV** shall specify the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero. #### 5.1.17.4 Error Outputs Table 62: Write DMA command for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------|-----------|-----|------|------------|------|----|-----| | Error | ICRC | WP | МС | IDNF | MCR | ABRT | NM | Obs | | Sector Count | Na | Na | | | | | | | | LBA Low | LBA(7:0 | LBA(7:0) | | | | | | | | LBA Mid | LBA(15 | LBA(15:8) | | | | | | | | LBA High | LBA(23 | :16) | | | | | | | | Device | Obs | Na | obs | DEV | LBA(27:24) | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Error register- **ICRC** shall be set to one if an interface CRC error has occurred during an Ultra DMA data transfer. The content of this bit is not applicable for Multiword DMA transfers. **IDNF** shall be set to one if a user-accessible address could not be found. INDF shall be set to one if an address outside of the range of user-accessible address is requested if command aborted is not returned. **ABRT** shall be set to one if an error, including an ICRC error, has occurred during an Ultra DMA data transfer. ABRT shall be set to one if the device is not able to complete the action requested by the command. ABRT shall be set to one if an address outside of the range of user-accessible addresses is requested if IDNF is not set to one. LBA Low, LBA Mid, and LBA High, Device Shall be written with the address of first unrecoverable error. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be set to one if a device fault has occurred. DRQ will be cleared to zero **ERR** will be set to one if an Error register bit is set to one. #### 5.1.17.5 Prerequisites DRDY set to one. The host shall initialize the DMA channel. #### 5.1.17.6 Description The Write DMA command allows the host to write data using the DMA data transfer protocol. ## 5.1.18 Execute Device Diagnostic #### 5.1.18.1 Command Code 90h #### 5.1.18.2 Feature Set General feature set #### 5.1.18.3 Protocol Device diagnostic ## 5.1.18.4 Inputs Only the command code (90h). All other registers shall be ignored. Table 63: Execute device diagnostic command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------------------|----|---|---|---|---|---|---| | Features | Na | Na | | | | | | | | Sector Count | Na | Na | | | | | | | | LBA Low | Na | Na | | | | | | | | LBA Mid | Na | Na | | | | | | | | LBA High | Na | | | | | | | | | Device | obs Na obs Na Na | | | | | | | | | Command | 90h | | | | | | | | Device - DEV shall be ignored. Normal Outputs The diagnostic code written into the Error register is an 8-bit code. Table 64: Execute device diagnostic command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------|-----------------|----|----|-----|----|----|-----| | Error | Diagno | Diagnostic Code | | | | | | | | Sector Count | Signatu | Signature | | | | | | | | LBA Low | Signatu | Signature | | | | | | | | LBA Mid | Signatu | Signature | | | | | | | | LBA High | Signatu | Signature | | | | | | | | Device | Signatu | Signature | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Error register- Diagnostic Code Sector Count, LBA Low, LBA Mid, LBA High, Device registers Device signature Device register DEV shall be cleared to zero. Status register TBD Table 65: Execute device diagnostic command for status register information | Code | Description | |--------|---------------| | 01h | Device passed | | Others | Device failed | ## 5.1.18.5 Error Outputs Table 10 shows the error information that is returned as a diagnostic code in the Error register. ## 5.1.18.6 Prerequisites This command shall be accepted regardless of the state of DRDY. ## 5.1.18.7 Description This command shall cause the devices to perform the internal diagnostic tests. ## 5.1.19 Security Set Password 5.1.19.1 Command Code F1h 5.1.19.2 Feature Set Security Mode feature set 5.1.19.3 Protocol PIO data-out 5.1.19.4 Inputs Table 66: Security set password command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|----|----|---|---|---| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | Na | Na | | | | | Command | F1h | | | | | | | | Device - DEV shall specify the selected device. **Normal Outputs** Table 67: Security set password command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-------------------|------|----|----|-----|----|----|-----| | Error | Na | Na | | | | | | | | Sector Count | Na | Na | | | | | | | | LBA Low | Na | Na | | | | | | | | LBA Mid | Na | Na | | | | | | | | LBA High | Na | Na | | | | | | | | Device | obs Na obs DEV Na | | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. DF (Device Fault) will be set to zero. DRQ will be cleared to zero ERR will be set to zero. #### 5.1.19.5 Error Outputs Table 68: Security set password command for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-------------------|------|----|----|-----|------|----|-----| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | Sector Count | Na | Na | | | | | | | | LBA Low | Na | Na | | | | | | | | LBA Mid | Na | Na | | | | | | | | LBA High | Na | | | | | | | | | Device | obs Na obs DEV Na | | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | **Error Register** ABRT may be set to one if the device is not able to complete the action requested by the command Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) should be set to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.19.6 Prerequisites DRDY set to one. #### 5.1.19.7 Description This command transfer 512 byte of data from the host. Table 10 defines the content of this information. The data transferred controls the function of this command. Table 11 defines the interaction of the identifier and security level bits. The revision code field shall be returned in the IDENTIFY DEVICE word 92. The valid revision codes are 0001h through FFFEh. A value of 0000h or FFFFh indicates that the Master Password Revision Code is not supported. Table 69: Security set password command's data content | Word | Content | | | | | | | |------|------------|----------------|-----------------------|--|--|--|--| | 0 | Control W | Control Word | | | | | | | | Bit 0 | Identifier | 0=set User password | | | | | | | | | 1=set Master password | | | | | | | Bits (7:1) | Reserved | | | | | | | | Bit(8) | Security level | 0=High | | | | | | | | | 1=Maximum | | | | | | | Bits(15:9) | Reserved | | | | | | | 1-16 | Password | (32 bytes) | | | | | | | 17 | Master Password Revision Code() | |--------|---------------------------------| | 18-255 | Reserved | Table 70: Security Set password command's identifier and security level bit interaction | Identifier | Level | Command result | |------------|---------|-----------------------------------------------------------------------| | User | High | The password supplied with the command shall be saved as the new | | | | User password. The Lock mode shall be enabled from the next | | | | power-on or hardware reset. The device shall than be unlocked by | | | | either the User password it the previously set Master password. | | User | Maximum | The password supplied with the command shall be saved as the new | | | | User password. The lock mode shall be enabled from the next power-on | | | | or hardware reset. The device shall then be unlocked by only the User | | | | password. The Master password previously set is still stored in the | | | | device but shall not be unlock | | Master | High or | This combination shall set a Master password but shall not enable or | | | Maximum | disable the Lock mode. The security level is not changed. Master | | | | password revision code set to the value in Master Password Revision | | | | Code field. | ## 5.1.20 Security Unlock 5.1.20.1 Command Code F2h 5.1.20.2 Feature Set Security Mode feature set 5.1.20.3 Protocol PIO data-out 5.1.20.4 Inputs Table 71: Security unlock command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|----|----|---|---|---| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | Na | Na | | | | | Command | F2h | | | | | | | | Device register- DEV shall specify the selected device. **Normal Outputs** Table 72: Security unlock command for inputs information | Daniatas | 7 | C | _ | 4 | 2 | 2 | 4 | _ | |-------------|-----|-----|---|---|---|---|---|------| | Redister | · / | l n | ວ | 4 | | | | 1 () | | . 10 9.010. | - | • | _ | • | • | _ | | • | | Error | Na | | | | | | | | |--------------|-----|------|-----|-----|-----|----|----|-----| | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. DF (Device Fault) will be set to zero. DRQ will be cleared to zero ERR will be set to zero. #### 5.1.20.5 Error Outputs The device shall return aborted if the device is in Frozen mode. Table 73: Security unlock command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|------|----|-----| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | **Error Register** ABRT may be set to one if the device is not able to complete the action requested by the command Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) should be set to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. ### 5.1.20.6 Prerequisites DRDY set to one. #### 5.1.20.7 Description This command transfers 512 bytes of data from the host. Table13 defines the content of this information. If the Identifier bit is set to Master and the device is in high security level, then the password supplied shall be compared with the stored Master password. If the device is in maximum security level then the unlock shall be rejected. If the Identifier bit is set to user then the device shall compare the supplied password with the stored User password. If the password compare fails then the device shall return command aborted to the host and decrements the unlock counter. This counter shall be initially set to five and shall decremented for each password mismatch when SECURITY UNLOCK and SECURITY ERASE UNIT commands shall be command aborted until a power-on reset or a hardware reset. SECURITY UNLOCK commands issued when the device is unlocked have no effect on the unlock counter. ## 5.1.21 Security Erase Prepare 5.1.21.1 Command Code F3h 5.1.21.2 Feature Set Security Mode feature set 5.1.21.3 Protocol Non-data 5.1.21.4 Inputs Table 74: Security erase prepare command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|----|----|---|---|---| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | Na | Na | | | | | Command | F3h | | | | | | | | Device register- DEV shall specify the selected device. **Normal Outputs** Table 75: Security erase prepare command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|-----|----|----|----|----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | _ | |--------|-----|---------|------------|------|-----|------|------|-----|---| | Otatao | 50. | ייטוט ו | <b>D</b> . | 1144 | חוע | 1144 | 1144 | | | Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) will be set to zero. DRQ will be cleared to zero ERR will be set to zero. ## 5.1.21.5 Error Outputs The device shall return aborted if the device is in Frozen mode. Table 76: Security erase prepare command for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|------|----|-----| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Error Register ABRT shall be set to one if the device is in Frozen mode. ABRT may be set to one if the device is not able to complete the action requested by the command Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion **DRDY** will be set to one. **DF** (Device Fault) should be set to one if a device fault has occurred. DRQ will be cleared to zero **ERR** will be set to one if an Error register bit is set to one. ## 5.1.21.6 Prerequisites DRDY set to one. #### 5.1.21.7 Description The SECURITY ERASE PREPARE command shall be issued immediately before the SECURITY ERASE UNIT command to enable device erasing and unlocking. This command prevents accidental loss of data on the device. ## 5.1.22 Security Erase Unit ## 5.1.22.1 Command Code F4h #### 5.1.22.2 Feature Set Security Mode feature set #### 5.1.22.3 Protocol PIO data-out. #### 5.1.22.4 Inputs Table 77: Security erase unit command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|----|-----|----|----|----|----|----| | Features | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | Na | Na | Na | Na | Na | | Command | F4h | | | | | | | | Device register- DEV shall specify the selected device. **Normal Outputs** Table 78: Security erase unit command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|----|----|-----| | Error | Na | | | | | | | | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | Device register DEV shall indicate the selected device. Status register BSY shall be cleared to zero indicating command completion **DRDY** shall be set to one. DF (Device Fault) will be set to zero. DRQ shall be cleared to zero ERR shall be cleared to zero. ## 5.1.22.5 Error Outputs The device shall return aborted if the device is in Frozen mode, not preceded by a SECURITY ERASE PREPARE command, if Enhance Erase is specified but not supported, or if the data area is not successfully overwritten. Table 79: Security erase unit command for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|-----|-----|-----|------|----|-----| | Error | Na | Na | Na | Na | Na | ABRT | Na | Na | | Sector Count | Na | | | | | | | | | LBA Low | Na | | | | | | | | | LBA Mid | Na | | | | | | | | | LBA High | Na | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na | Na | ERR | **Error Register** ABRT shall be set to one if the device is in Frozen mode, not preceded by a SECURITY ERASE PREPARE command, or if the data area is not successfully overwritten. ABRT may be set to one if the device is not able to complete the action requested by the command. Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) should be set to one if a device fault has occurred. DRQ will be cleared to zero **ERR** will be set to one if an Error register bit is set to one. #### 5.1.22.6 Prerequisites DRDY set to one. This command shall be immediately preceded by a SECURITY ERASE PREPARE command. #### 5.1.22.7 Description This command transfer 512 bytes of data from the host. Table12 defines the content of this information. If the password does not match the password previously saved by the device, the device shall reject the command with command aborted. The SECURITY ERASE PREPARE command shall be completed immediately prior to the SECURITY ERASE UNIT command. If the device receives a SECURITY ERASE UNIT command without an immediately prior SECURITY ERASE PREPARE command, the device shall command abort the SECURITY ERASE UNIT command. When Normal Erase mode is specified, the SECURITY ERASE UNIT command shall write binary zeroes to all user data areas. The Enhanced Erase mode is optional. When Enhanced Erase Mode is specified, the device shall write predetermined data patterns to all user areas. In Enhanced Erase mode, all previously written user data shall be overwritten, including sectors that are no longer in use due to reallocation. This command shall disable the device Lock mode, however, the Master password shall still be stored internally within the device and may be reactivated later a new User password is set. Table 80: Security erase unit password information | Word | Content | |------|---------| | | | | 0 | Control V | Control Word | | | | | | | | | | | | |--------|-----------|--------------|----------------------------|--|--|--|--|--|--|--|--|--|--| | | Bit 0 | Identifier | 0=Compare User password | | | | | | | | | | | | | | | 1= Compare Master password | | | | | | | | | | | | | Bit 1 | Erase mode | 0=Normal Erase | | | | | | | | | | | | | | | 1=Enhanced Erase | | | | | | | | | | | | | Bit(15:2) | Reserved | | | | | | | | | | | | | 1-16 | Passwor | d (32 Bytes) | | | | | | | | | | | | | 17-255 | Reserved | t | | | | | | | | | | | | ## **5.1.23 Security Freeze Lock** 5.1.23.1 Command Code F5h 5.1.23.2 Feature Set Security Mode feature set 5.1.23.3 Protocol Non-data. 5.1.23.4 Inputs Table 81: Security freeze lock for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | |--------------|-----|-----|-----|----|----|----|-------|---|--|--|--|--|--|--|--| | Features | Na | Na | | | | | | | | | | | | | | | Sector Count | Na | Na | | | | | | | | | | | | | | | LBA Low | Na | Na | | | | | | | | | | | | | | | LBA Mid | Na | | | | | | | | | | | | | | | | LBA High | Na | | | | | | | | | | | | | | | | Device Obs | | Na | obs | Na | Na | Na | Na Na | | | | | | | | | | Command | F5h | F5h | | | | | | | | | | | | | | Device register- DEV shall specify the selected device. **Normal Outputs** Table 82: Security freeze lock for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | |--------------|-----|------|-----|-----|-----|-------|----|-----|--|--|--|--|--|--| | Error | Na | | | | | | | | | | | | | | | Sector Count | Na | | | | | | | | | | | | | | | LBA Low | Na | Na | | | | | | | | | | | | | | LBA Mid | Na | | | | | | | | | | | | | | | LBA High | Na | | | | | | | | | | | | | | | Device | Obs | Na | obs | DEV | Na | Na | Na | Na | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ | Na Na | | ERR | | | | | | | Device register DEV shall indicate the selected device. Status register BSY shall be cleared to zero indicating command completion **DRDY** shall be set to one. DF (Device Fault) will be set to zero. DRQ shall be cleared to zero ERR shall be cleared to zero. ## 5.1.23.5 Error Outputs The device shall return aborted if the device is in Frozen mode, not preceded by a SECURITY ERASE PREPARE command, if Enhance Erase is specified but not supported, or if the data area is not successfully overwritten. Table 83: Security freeze lock for error outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | |--------------|-----|----|-----|-----|-------|----|----|-----|--|--|--|--|--|--| | Error | Na | Na | Na | Na | Na Na | | Na | Na | | | | | | | | Sector Count | Na | Na | | | | | | | | | | | | | | LBA Low | Na | Na | | | | | | | | | | | | | | LBA Mid | Na | Na | | | | | | | | | | | | | | LBA High | Na | | | | | | | | | | | | | | | Device | Obs | Na | obs | DEV | Na | | | | | | | | | | | Status | BSY | | DF | Na | DRQ | Na | Na | ERR | | | | | | | **Error Register** ABRT shall be set to one if the device is in locked mode. ABRT may be set to one if the device is not able to complete the action requested by the command. Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) should be set to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.23.6 Prerequisites DRDY set to one. #### 5.1.23.7 Description The SECURITY FREEZE LOCK command shall set the device to Frozen mode. After command completion any other commands that update the device Lock mode shall be command aborted. Frozen mode shall be disabled by power-off or hardware reset. If SECURITY FREEZE LOCK shall be issued when the device in Frozen mode, the command executes and the device shall remain in Frozen mode. Command disabled by SECURITY FREEZE LOCK are: - SECUIRTY SET PASSWORD - SECURITY UNLOCK - SECURITY DISABLE PASSWORD - SECURITY ERASE PREPARE - SECURITY ERASE UNIT ## 5.1.24 Security Disable Password 5.1.24.1 Command Code F6h 5.1.24.2 Feature Set Security Mode feature set 5.1.24.3 Protocol PIO data-out. 5.1.24.4 Inputs Table 84: Security disable password command for inputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |--------------|-----|-------|-----|----|----|----|----|----|--|--|--|--| | Features | Na | | | | | | | | | | | | | Sector Count | Na | | | | | | | | | | | | | LBA Low | Na | Na Na | | | | | | | | | | | | LBA Mid | Na | | | | | | | | | | | | | LBA High | Na | | | | | | | | | | | | | Device | obs | Na | obs | Na | Na | Na | Na | Na | | | | | | Command | F6h | | | | | | | | | | | | Device register- DEV shall specify the selected device. **Normal Outputs** Table 85: Security disable password command for normal outputs information | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | |--------------|-----|------|-----|-----|--------|----|----|-----|--|--|--|--|--|--|--| | Error | Na | Na | | | | | | | | | | | | | | | Sector Count | Na | Na | | | | | | | | | | | | | | | LBA Low | Na | Na | | | | | | | | | | | | | | | LBA Mid | Na | | | | | | | | | | | | | | | | LBA High | Na | | | | | | | | | | | | | | | | Device | obs | Na | obs | DEV | Na | Na | Na | Na | | | | | | | | | Status | BSY | DRDY | DF | Na | DRQ Na | | Na | ERR | | | | | | | | Device register DEV shall indicate the selected device. Status register BSY shall be cleared to zero indicating command completion **DRDY** shall be set to one. **DF** (Device Fault) will be set to zero. DRQ shall be cleared to zero ERR shall be cleared to zero. #### 5.1.24.5 Error Outputs The device shall return aborted if the device is in Locked mode, or device is in Frozen mode. Table 86: Security disable password command for error outputs information | Register | 7 | 6 | 5 | 5 4 | | 2 | 1 | 0 | | | | | | | |--------------|-----|------|-----|-----|--------|---|-------|----|--|--|--|--|--|--| | Error | Na | Na | Na | Na | a Na | | Na | Na | | | | | | | | Sector Count | Na | Na | | | | | | | | | | | | | | LBA Low | Na | Na | | | | | | | | | | | | | | LBA Mid | Na | Na | | | | | | | | | | | | | | LBA High | Na | | | | | | | | | | | | | | | Device | obs | Na | obs | DEV | Na | | | | | | | | | | | Status | BSY | DRDY | DF | Na | Na DRQ | | Na Na | | | | | | | | **Error Register** ABRT may be set to one if the device is not able to complete the action requested by the command. Device register DEV shall indicate the selected device. Status register BSY will be cleared to zero indicating command completion DRDY will be set to one. **DF** (Device Fault) should be set to one if a device fault has occurred. DRQ will be cleared to zero ERR will be set to one if an Error register bit is set to one. #### 5.1.24.6 Prerequisites DRDY set to one. Device shall be in Unlocked mode. #### 5.1.24.7 Description The SECURITY DISABLE PASSWORD command transfer 512 bytes of data from the host. Table 13 defines the content of this information. If the password selected by word 0 matches the password previously saved by the device, the device shall disable the Lock mode. This command shall not change the Master password. The Master password shall be reactivated when a User password if set. Table 87: Security disable password command content | Word | Content | | | | | | | | | | | | |--------|------------------------------------------|--|--|--|--|--|--|--|--|--|--|--| | 0 | ontrol Word | | | | | | | | | | | | | | Bit 0 Identifier 0=Compare User password | | | | | | | | | | | | | | 1= Compare Master password | | | | | | | | | | | | | | Bit(15:1) Reserved | | | | | | | | | | | | | 1-16 | Password (32 Bytes) | | | | | | | | | | | | | 17-255 | Reserved | | | | | | | | | | | | ## 6. Part Number Rule | CODE | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | |------------------------------------------------------|------------------------------------------|--------------------|--------------------|-------|------|-----------------------------------------------|--------|--------------------------------------------------|---------|--------|--------|-------|-------|----|----|----|----|----|----|----| | CODE | D | R | Р | S | • | 6 | 4 | G | J | 3 | 0 | Α | C | 3 | Q | В | - | X | X | X | | | | | | | | | | Definition | | | | | | | | | | | | | | Code 1 <sup>st</sup> (Disk) | | | | | | Code 13 <sup>th</sup> (Operation Temperature) | | | | | | | | | | | | | | | | D : Disk | | | | | | | | C: Sta | andar | d Gra | de (0° | ∁~ +7 | ′0°C) | | | | | | | | | Code 2 <sup>nd</sup> ~ 4 <sup>th</sup> (Form Factor) | | | | | | W: In | dustri | al Gra | ide (-4 | 10°C ~ | +85℃ | 2) | | | | | | | | | | RPS: mSATA | | | | | Cod | e 14 <sup>t</sup> | h (Int | erna | l con | trol) | | | | | | | | | | | | C | ode 6 | 5 <sup>th</sup> ~8 | 3 <sup>th</sup> (C | apac | ity) | | | 1~9: TSOP PCB version. | | | | | | | | | | | | | | 02G: 2GB | | | | | | | | A~Z: BGA PCB Version. | | | | | | | | | | | | | | 04G: 4GB | | | | | | | | Code 15 <sup>th</sup> (Channel of data transfer) | | | | | | | | | | | | | | 08G:8GB | | | | | | | | S: Single Channel | | | | | | | | | | | | | | 16G: 16GB | | | | | | | | D: Dual Channels | | | | | | | | | | | | | | 32G: 32GB | | | | | | | | Q: Quad Channels | | | | | | | | | | | | | | 64G: 64GB | | | | | | | | Code 16 <sup>th</sup> (Flash Type) | | | | | | | | | | | | | | C | ode | 9 <sup>th</sup> ~ | 11 <sup>th</sup> ( | (Seri | es) | | | B: Toshiba SLC | | | | | | | | | | | | | | J30: D150 seri | es | | | | | | | Code 18th~20th (Customized code) | | | | | | | | | | | | | | Code | Code 12 <sup>th</sup> (Firmware version) | | | | | Customized code | | | | | | | | | | | | | | | | A: Standard F/ | A: Standard F/W version | | | | | | | | | | | | | | | | | | | | 나는 나는 나는 나는 나는 나는 나는 나는 사람이 있다. 사람 사람에 가를 가면 가면 가면 가면 가게 되었다. # CERTIFICATE Issued Date: July 11, 2011 Report No.: 117157R-ITCEP07V04 This is to certify that the following designated product **Product** : mSATA D150Q **Trade name** : InnoDisk Model Number : DRPS-XXGJ30AXXXX Company Name: Innodisk Corporation. This product, which has been issued the test report listed as above in QuieTek Laboratory, is based on a single evaluation of one sample and confirmed to comply with the requirements of the following EMC standard. EN 55022:2006+A1: 2007 Class B EN 55024: 1998+A1: 2001+A2: 2003 EN 61000-3-2: 2006+A2: 2009 IEC 61000-4-2: 2008 EN 61000-3-3: 2008 IEC 61000-4-3: 2010 IEC 61000-4-4: 2011 IEC 61000-4-5: 2005 > IEC 61000-4-6: 2008 IEC 61000-4-8: 2009 IEC 61000-4-11: 2004 > > TEST LABORATORY Vincent Lin / Manager QuieTeK No.5-22, Ruishukeng, Linkou Dist., New Taipei City 24451, Taiwan, R.O.C. TEL:+886-2-8601-3788 FAX:+886-2-8601-3789 Email:service@quietek.com http://www.quietek.com # CERTIFICATE Issued Date: July 11, 2011 Report No.: 117157R-ITUSP01V02 This is to certify that the following designated product Product : mSATA D150Q Trade name : InnoDisk Model Number : DRPS-XXGJ30AXXXX Company Name: Innodisk Corporation. This product, which has been issued the test report listed as above in QuieTek Laboratory, is based on a single evaluation of one sample and confirmed to comply with the requirements of the following EMC standard. FCC CFR Title 47 Part 15 Subpart B: 2010, Class B, CISPR 22: 2008 ANSI C63.4: 2009 TEST LABORATORY Vincent Lin / Manager QuieTeK No.5-22, Ruishukeng, Linkou Dist., New Taipei City 24451, Taiwan, R.O.C. TEL:+886-2-8601-3788 FAX:+886-2-8601-3789 Email:service@quietek.com http://www.quietek.com **Test Report** No.: CE/2011/14291 Date: 2011/01/25 AVATACK CO., LTD. NO. 21, SANMIN RD., FONGSHAN VILLAGE, HUKOU DISTRICT, HSINCHU COUNTY 303, TAIWAN, (R. O. C.) #### The following sample(s) was/were submitted and identified by/on behalf of the client as: Sample Description : GLOSSY/MATT PP SYNTHETIC PAPER Style/Item No. : SY08,SY15,SY116,SYD18,SYG18B,SY19B,SYG19B,SY19BC,SY24,SYG24,SY16 Lot No. : 0S1130 Sample Receiving Date : 2011/01/19 **Testing Period** : 2011/01/19 TO 2011/01/25 Test Result(s) : Please refer to next page(s). : Based upon the performed tests by submitted samples, the test results of Cadmium, Conclusion Lead, Mercury, Hexavalent Chromium Cr(VI), PBBs and PBDEs comply with the limits of RoHS Directive 2002/95/EC and its subsequent amendments. Unless otherwise stated the results shown in this test report refer only to the sample(s) tested. This test report cannot be reproduced, except in full, without prior written permission of the Company. 除非另有說明,此報告結果僅計例試的球品負責。本報告未經本公司書面許可,不可能的接製。 This document is issued by the Company subject to Its General Conditions of Service printed overleaf, available on request or accessible at www.sgs.com/terms\_end\_conditions.htm and, for electronic format documents, subject to Terms and Conditions for Electronic Documents at www.sgs.com/terms\_e-document.htm. Attention is drawn to the limitation of liability, indemnification and jurisdiction issues defined therein. Any holder of this document is advised that information contained hereon reflects the Company's findings at the time of its intervention only and within the limits of Client's instructions, if any. The Company's sole responsibility is to its Client and this document does not exonerate parties to a transaction from exercising all their rights and obligations under the transaction documents. This document cannot be reproduced except in full, without prior written approval of the Company. Any unauthorized attention, forgery or falsification of the content or appearance of this document is unlawful and offenders may be prosecuted to the fullest extent of the law. 台灣檢驗科技般价有限公司 Chemical-Taipei 33 WuChyuan Road, Wuku Industrial Zone, New Taipei City, Taiwan /新北市五股工業區五程路33號 +886 (02)2299 3279 f +886 (02)2299 3237 www.sgs.com Member of the SGS Group (SGS SA)